Patent classifications
H01L21/02203
PLASMA DOPING OF GAP FILL MATERIALS
In a variety of processes for forming electronic devices that use spin-on dielectric materials, properties of the spin-on dielectric materials can be enhanced by curing these materials using plasma doping. For example, hardness and Young's modulus can be increased for the cured material. Other properties may be enhanced. The plasma doping to cure the spin-on dielectric materials uses a mechanism that is a combination of plasma ion implant and high energy radiation associated with the species ionized. In addition, physical properties of the spin-on dielectric materials can be modified along a length of the spin-on dielectric materials by selection of an implant energy and dopant dose for the particular dopant used, corresponding to a selection variation with respect to length.
PERCOLATION DOPING OF INORGANIC - ORGANIC FRAMEWORKS FOR MULTIPLE DEVICE APPLICATIONS
A porous thin film includes a framework that includes a plurality of pores. The pores extend from an opening located at an upper surface of the framework to a bottom surface contained in the framework. A pore-coating film is formed on sidewalls and the bottom surface of the pores.
METHOD FOR POROSIFYING A MATERIAL AND SEMICONDUCTOR STRUCTURE
A method for porosifying a III-nitride material in a semiconductor structure is provided, the semiconductor structure comprising a sub-surface structure of a first III-nitride material, having a charge carrier density greater than 5×10.sup.17 cm.sup.−3, beneath a surface layer of a second III-nitride material, having a charge carrier density of between 1×10.sup.14 cm.sup.−3 and 1×10.sup.17 cm.sup.−3. The method comprises the steps of exposing the surface layer to an electrolyte, and applying a potential difference between the first III-nitride material and the electrolyte, so that the sub-surface structure is porosified by electrochemical etching, while the surface layer is not porosified. A semiconductor structure and uses thereof are further provided.
Method for fabricating semiconductor device with porous insulating layers
The present application discloses a method for fabricating a semiconductor device. The method includes providing a substrate; forming an insulating layer above the substrate; forming a first opening in the insulating layer; conformally forming a first framework layer in the first opening; forming an energy-removable layer on the first framework layer and filling the first opening; forming a second opening along the energy-removable layer and the first framework layer; conformally forming a second framework layer in the second opening; forming a top contact on the second framework layer and filling the second opening and forming a top conductive layer on the top contact; and performing an energy treatment to transform the energy-removable layer into porous insulating layers on two sides of the top contact.
MULTI PROCESS AIR GAP FORMATION
A method may include providing an array of patterned features on a substrate, the array of patterned features characterized by a spacing. The method may include directing a sputtering species in a first exposure to the array of patterned features, wherein an upper portion of a patterned feature of the array of patterned features forms a protrusion, extending towards an adjacent patterned feature, of the array of patterned features. The method may also include directing a depositing species in a second exposure to the array of patterned features, wherein an array of voids is formed between adjacent patterned features.
Semiconductor device having a porous metal oxide film and a semiconductor substrate with a connection electrically connected to the porous metal oxide film
A semiconductor device that includes a semiconductor substrate having a first main surface and a second main surface opposed to each other, and a porous metal oxide film on a side of the first main surface of the semiconductor substrate, the porous metal oxide film having a plurality of pores. The semiconductor substrate has a connection electrically connected to the porous metal oxide film, and the semiconductor substrate is configured to provide a power supply path from the second main surface to the connection on the first main surface.
System and method of forming a porous low-k structure
The present disclosure involves forming a porous low-k dielectric structure. A plurality of conductive elements is formed over the substrate. The conductive elements are separated from one another by a plurality of openings. A barrier layer is formed over the conductive elements. The barrier layer is formed to cover sidewalls of the openings. A treatment process is performed to the barrier layer. The barrier layer becomes hydrophilic after the treatment process is performed. A dielectric material is formed over the barrier layer after the treatment process has been performed. The dielectric material fills the openings and contains a plurality of porogens.
Semiconductor device with a porous portion, wafer composite and method of manufacturing a semiconductor device
A semiconductor substrate includes a base portion, an auxiliary layer and a surface layer. The auxiliary layer is formed on the base portion. The surface layer is formed on the auxiliary layer. The surface layer is in contact with a first main surface of the semiconductor substrate. The auxiliary layer has a different electrochemical dissolution efficiency than the base portion and the surface layer. At least a portion of the auxiliary layer and at least a portion of the surface layer are converted into a porous structure. Subsequently, an epitaxial layer is formed on the first main surface.
STORAGE LAYERS FOR WAFER BONDING
The present disclosure describes a semiconductor structure having bonded wafers with storage layers and a method to bond wafers with storage layers. The semiconductor structure includes a first wafer including a first storage layer with carbon, a second wafer including a second storage layer with carbon, and a bonding layer interposed between the first and second wafers and in contact with the first and second storage layers.
Porogen bonded gap filling material in semiconductor manufacturing
A device includes a substrate; a first layer over the substrate, the first layer containing a plurality of fin features and a trench between two adjacent fin features. The device also includes a porous material layer having a first portion and a second portion. The first portion is disposed in the trench. The second portion is disposed on a top surface of the first layer. The first and the second portions contain substantially same percentage of Si, substantially same percentage of O, and substantially same percentage of C.