H01L21/481

PHOTOSENSITIVE RESIN COMPOSITION, PHOTOSENSITIVE RESIN FILM, MULTILAYERED PRINTED WIRING BOARD, SEMICONDUCTOR PACKAGE, AND METHOD FOR PRODUCING MULTILAYERED PRINTED WIRING BOARD

Provided is a photosensitive resin composition containing: a photopolymerizable compound (A) having an ethylenically unsaturated group; a photopolymerization initiator (B); and an inorganic filler (F), in which the photopolymerizable compound (A) having an ethylenically unsaturated group includes a photopolymerizable compound (A1) having an acidic substituent and an alicyclic structure together with an ethylenically unsaturated group, and the inorganic filler (F) includes an inorganic filler surface-treated with a coupling agent without at least one functional group selected from the group consisting of an amino group and a (meth)acryloyl group. The present disclosure also provides a photosensitive resin composition for photo via formation, and a photosensitive resin composition for interlayer insulating layer. The present disclosure further provides: a photosensitive resin film and a photosensitive resin film for interlayer insulating layer, each of which contains the photosensitive resin composition; a multilayered printed wiring board and a semiconductor package; and a method for producing a multilayered printed wiring board.

Semiconductor device package and method of manufacturing the same

A semiconductor device package includes a first circuit layer and an emitting device. The first circuit layer has a first surface, a second surface opposite to the first surface and a lateral surface extending between the first surface and the second surface. The emitting device is disposed on the second surface of the first circuit layer. The emitting device has a first surface facing the second surface of the first circuit layer, a second surface opposite to the first surface and a lateral surface extending between the first surface and the second surface. The emitting device has a conductive pattern disposed on the second surface of the emitting device. The lateral surface of the emitting device and the lateral surface of the first circuit layer are discontinuous.

Cavity structures in integrated circuit package supports

Disclosed herein are cavity structures in integrated circuit (IC) package supports, as well as related methods and apparatuses. For example, in some embodiments, an IC package support may include: a cavity in a dielectric material, wherein the cavity has a bottom and sidewalls; conductive contacts at the bottom of the cavity, wherein the conductive contacts include a first material; a first peripheral material outside the cavity, wherein the first peripheral material is at the sidewalls of the cavity and proximate to the bottom of the cavity, and the first peripheral material includes the first material; and a second peripheral material outside the cavity, wherein the second peripheral material is at the sidewalls of the cavity and on the first peripheral material, and the second peripheral material is different than the first peripheral material.

Substrates for semiconductor device assemblies and systems with improved thermal performance and methods for making the same

Semiconductor device assemblies are provided with a package substrate including one or more layers of thermally conductive material configured to conduct heat generated by one or more of semiconductor dies of the assemblies laterally outward towards an outer edge of the assembly. The layer of thermally conductive material can comprise one or more allotropes of carbon, such as diamond, graphene, graphite, carbon nanotubes, or a combination thereof. The layer of thermally conductive material can be provided via deposition (e.g., sputtering, PVD, CVD, or ALD), via adhering a film comprising the layer of thermally conductive material to an outer surface of the package substrate, or via embedding a film comprising the layer of thermally conductive material to within the package substrate.

Substrate comprising interconnects embedded in a solder resist layer

A substrate that includes a core layer comprising a first surface and a second surface, at least one first dielectric layer located over a first surface of the core layer, at least one second dielectric layer located over a second surface of the core layer, high-density interconnects located over a surface of the at least one second dielectric layer, interconnects located over the surface of the at least one second dielectric layer, and a solder resist layer located over the surface of the at least one second dielectric layer. A first portion of the solder resist layer that is touching the high-density interconnects includes a first thickness that is equal or less than a thickness of the high-density interconnects. A second portion of the solder resist layer that is touching the interconnects includes a second thickness that is greater than a thickness of the interconnects.

Printed circuit board
11552009 · 2023-01-10 · ·

A printed circuit board includes: a first insulating layer; a first wiring layer disposed on one surface of the first insulating layer; and a bump at least partially disposed in the first insulating layer and connected to the first wiring layer. The bump at least partially protrudes from the other surface of the first insulating layer, opposite to the one surface of the first insulating layer.

ELECTRONIC PACKAGE AND MANUFACTURING METHOD THEREOF
20180012774 · 2018-01-11 ·

An electronic package including a middle patterned conductive layer, a first redistribution circuitry disposed on a first surface of the middle patterned conductive layer and a second redistribution circuitry disposed on a second surface of the middle patterned conductive layer is provided. The middle patterned conductive layer has a plurality of middle conductive pads. The first redistribution circuitry includes a first patterned conductive layer having a plurality of first conductive elements. Each of the first conductive elements has a first conductive pad and a first conductive via that form a T-shaped section. The second redistribution circuitry includes a second patterned conductive layer having a plurality of second conductive elements. Each of the second conductive elements has a second conductive pad and a second conductive via that form an inversed T-shaped section.

WIRING SUBSTRATE, METHOD OF FABRICATING THE SAME, AND METHOD OF FABRICATING SEMICONDUCTOR PACKAGE INCLUDING THE SAME
20230025295 · 2023-01-26 ·

Disclosed are wiring substrates, methods of fabricating the same, and methods of fabricating semiconductor packages. The wiring substrate includes a dielectric layer that includes a plurality of unit regions, a sawing region that surrounds each of the unit regions, and an edge region that surrounds the unit regions and the sawing region, a first upper protection pattern on a top surface of the dielectric layer on the unit regions and the sawing region, and a second upper protection pattern on a top surface of the dielectric layer on the edge region. The second upper protection pattern surrounds the first upper protection pattern when viewed in plan and includes a dielectric material different from a dielectric material of the first upper protection pattern.

Flex Board and Flexible Module
20230026254 · 2023-01-26 ·

Flexible modules and methods of manufacture are described. In an embodiment, a flexible module includes a flex board formed in which a passivation layer is applied in liquid form in a panel level process, followed by exposure and development. An electronic component is then mounted onto the flex board and encapsulated in a molding compound that is directly on a top surface of the passivation layer.

LASER DRILLING PROCESS FOR INTEGRATED CIRCUIT PACKAGE

A method includes forming an insulating layer over a package. The package has a plurality of locations where openings are subsequently formed. A first laser shot is performed, location by location, on each of the locations across the package. A first laser spot of the first laser shot overlaps with each of the locations. The first laser shot removes a first portion of the insulating layer below the first laser spot. Another laser shot is performed, location by location, on each of the locations across the package. Another laser spot of the another laser shot overlaps with each of the locations. The another laser shot removes another portion of the insulating layer below the another laser spot. Performing the another laser shot, location by location, on each of the locations across the package is repeated multiple times, until desired portions of the insulating layer are removed.