Patent classifications
H01L21/76232
Seal method to integrate non-volatile memory (NVM) into logic or bipolar CMOS DMOS (BCD) technology
Various embodiments of the present application are directed towards a method to integrate NVM devices with a logic or BCD device. In some embodiments, an isolation structure is formed in a semiconductor substrate. The isolation structure demarcates a memory region of the semiconductor substrate, and further demarcates a peripheral region of the semiconductor substrate. The peripheral region may, for example, correspond to BCD device or a logic device. A doped well is formed in the peripheral region. A dielectric seal layer is formed covering the memory and peripheral regions, and further covering the doped well. The dielectric seal layer is removed from the memory region, but not the peripheral region. A memory cell structure is formed on the memory region using a thermal oxidation process. The dielectric seal layer is removed from the peripheral region, and a peripheral device structure including a gate electrode is formed on the peripheral region.
Semiconductor device and method of fabricating the same
A semiconductor device may include active patterns extended in a first direction and spaced apart from each other in the first direction, a device isolation layer defining the active patterns, an insulating structure provided between the active patterns and between the device isolation layer, and a gate structure disposed on the insulating structure and extended in a second direction crossing the first direction. The gate structure may include an upper portion and a lower portion. The lower portion of the gate structure may be enclosed by the insulating structure.
PROCESS FOR FABRICATING AN INTEGRATED CIRCUIT COMPRISING A PHASE OF FORMING TRENCHES IN A SUBSTRATE AND CORRESPONDING INTEGRATED CIRCUIT
Trenches of different depths in an integrated circuit are formed by a process utilizes a dry etch. A first stop layer is formed over first and second zones of the substrate. A second stop layer is formed over the first stop layer in only the second zone. A patterned mask defines the locations where the trenches are to be formed. The dry etch uses the mask to etch in the first zone, in a given time, through the first stop layer and then into the substrate down to a first depth to form a first trench. This etch also, at the same time, etch in the second zone through the second stop layer, and further through the first stop layer, and then into the substrate down to a second depth to form a second trench. The second depth is shallower than the first depth.
Method for making semiconductor device including a superlattice and providing reduced gate leakage
A method for making a semiconductor device may include forming shallow trench isolation (STI) regions in a semiconductor substrate defining an active region therebetween in the semiconductor substrate and a pad oxide on the active region. The method may further include removing at least some of the pad oxide, cleaning the active region to expose an upper surface thereof and define rounded shoulders of the active region adjacent the STI regions having an interior angle of at least 125°, and forming a superlattice on the active region. The superlattice may include a plurality of stacked groups of layers, each group of layers including a plurality of stacked base semiconductor monolayers defining a base semiconductor portion, and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions. The method may further include forming a semiconductor circuit including the superlattice.
SEMICONDUCTOR STRUCTURE AND METHOD OF MANUFACTURING THE SAME
A semiconductor structure includes a semiconductor substrate and an isolation structure disposed in the semiconductor substrate, wherein the isolation structure includes a first dielectric layer in contact with the semiconductor substrate and a second dielectric layer over the first dielectric layer, wherein the first dielectric layer is between the second dielectric layer and the semiconductor substrate, the first dielectric layer comprises a bottom portion and a sidewall portion, and a thickness of the bottom portion is greater than a thickness of the sidewall portion.
Single fin structures
The present disclosure generally relates to semiconductor structures and, more particularly, to single fin structures and methods of manufacture. The structure includes: an active single fin structure; a plurality of dummy fin structures on opposing sides of the active single fin structure; source and drain regions formed on the active single fin structure and the dummy fin structures; recessed shallow trench isolation (STI) regions between the dummy fin structures and the active single fin structure and below a surface of the dummy fin structures; and contacts formed on the source and drain regions of the active single fin structure with a spacing of at least two dummy fin structures on opposing sides of the contacts.
SEMICONDUCTOR STRUCTURE AND METHOD FOR FABRICATING SAME
Embodiments relate to a semiconductor structure and a method for fabricating the same. The method includes: providing a substrate, a first trench being formed in the substrate; forming a protective layer in the first trench, the protective layer covering a side wall and a bottom of the first trench; etching the protective layer and the substrate at the bottom of the first trench to form second trenches; forming a passivation layer at a bottom of each of the second trenches; and etching a side wall of each of the second trenches to form a groove, and forming a dielectric layer in the groove. The method can eliminate a process of forming a bit line contact structure, thereby reducing resistance of a bit line and simplifying fabrication processes of the bit line.
SEMICONDUCTOR STRUCTURE AND METHOD FOR FABRICATING THE SAME
Embodiments relate to a semiconductor structure and a method for fabricating the same. The method includes: providing a substrate, where a plurality of first trench initial structures are formed on the substrate, and the first trench initial structures extend along a first direction; and sequentially performing a thermal oxidation process and an oxide etching process on trench walls of the first trench initial structures to form first trenches whose trench widths satisfy a first preset dimension. The semiconductor structure and the method for fabricating the same can precisely control a trench width dimension of a trench, to form an isolation structure having a precise dimension in the trench, thereby effectively reducing parasitic capacitance and improving production yield and electrical properties of the semiconductor structure.
Isolation Features For Semiconductor Devices And Methods Of Fabricating The Same
Semiconductor devices and methods are provided. In an embodiment, a semiconductor device includes first nanostructures directly over a first portion of a substrate and second nanostructures directly over a second portion of the substrate, n-type source/drain features coupled to the first nanostructures and p-type source/drain features coupled to the second nanostructures, and an isolation structure disposed between the first portion of the substrate and the second portion of the substrate. The isolation structure includes a first smiling region in direct contact with the first portion of the substrate and having a first height. The isolation structure also includes a second smiling region in direct contact with the second portion of the substrate and having a second height, the first height is greater than the second height.
SEMICONDUCTOR DEVICE
A semiconductor device includes a substrate including a first active fin and a second active fin respectively extending in a first direction, the substrate having a recess between the first and second active fins, a device isolation film on the substrate, first and second gate structures on the first and second active fins, respectively, and extending in a second direction, and a field separation layer having a first portion between the first and second active fin and in the recess, and a second portion extending from both sides of the first portion in the second direction to an upper surface of the device isolation film. The recess has a bottom surface lower in a third direction intersecting the first direction and the second direction than the upper surface of the device isolation film, and a region of the upper surface of the device isolation film has a flat surface.