H01L21/76804

LOCAL VERTICAL INTERCONNECTS FOR MONOLITHIC STACK TRANSISTORS
20230051674 · 2023-02-16 ·

A method for forming a stacked transistor includes forming a sacrificial cap over a first interconnect of a lower level transistor. The method further includes forming an upper level transistor above the sacrificial cap. The method further includes removing the sacrificial cap to form an opening such that the opening is delimited by the upper level transistor. The method further includes forming a second interconnect in the opening such that the second interconnect is in direct contact with the first interconnect.

Etch profile control of gate contact opening

A method comprises forming a gate structure between gate spacers; etching back the gate structure to fall below top ends of the gate spacers; forming a gate dielectric cap over the etched back gate structure; performing an ion implantation process to form a doped region in the gate dielectric cap; depositing a contact etch stop layer over the gate dielectric cap and an ILD layer over the contact etch stop layer; performing a first etching process to form a gate contact opening extending through the ILD layer and terminating prior to reaching the doped region of the gate dielectric cap; performing a second etching process to deepen the gate contact opening, wherein the second etching process etches the doped region of the gate dielectric cap at a slower etch rate than etching the contact etch stop layer; and forming a gate contact in the deepened gate contact opening.

INTEGRATED CHIP HAVING A BACK-SIDE POWER RAIL
20230042548 · 2023-02-09 ·

The present disclosure relates to an integrated chip including a semiconductor device. The semiconductor device includes a first source/drain structure, a second source/drain structure, a stack of channel structures, and a gate structure. The stack of channel structures and the gate structure are between the first and second source/drain structures. The gate structure surrounds the stack of channel structures. A first conductive wire overlies and is spaced from the semiconductor device. The first conductive wire includes a first stack of conductive layers. A first conductive contact extends through a dielectric layer from the first conductive wire to the first source/drain structure. The first conductive contact is on a back-side of the first source/drain structure.

SEMICONDUCTOR STRUCTURE AND METHOD FOR MANUFACTURING SAME
20230042793 · 2023-02-09 ·

Provided are semiconductor and a method for manufacturing semiconductor. The semiconductor structure includes: a substrate and a gate located on the substrate, a source is formed in the substrate on one side of the gate, and a drain is formed in the substrate on another side of the gate; a dielectric layer covering a surface of the gate; a contact structure passing through the dielectric layer and electrically connected to the source or the drain, the contact structure including a stack of a first contact layer and a second contact layer, and in a direction from the source to the drain, a width of the second contact layer being greater than a width of the first contact layer; and an electrical connection layer located at a top surface of the dielectric layer and in contact with part of a top surface of the second contact layer.

METHOD FOR CREATING PATTERNS

The invention relates in particular to a method for creating patterns in a layer (410) to be etched, starting from a stack comprising at least the layer (410) to be etched and a masking, layer (420) on top of the layer (410) to be etched, the masking layer (420) having at least one pattern (421), the method comprising at least; a) a step of modifying at least one zone (411) of the layer (410) to be etched via ion implantation (430) vertically in line with said at least one pattern (421); b) at least one sequence of steps comprising: b1) a step of enlarging (440) the at least one pattern (421) in a plane in which the layer (410) to be etched mainly extends; b2) a step of modifying at least one zone (411″, 411″) of the layer (410) to be etched via ion implantation (430) vertically in line with the at least one enlarged pattern (421), the implantation being carried out over a depth less than the implantation depth of the preceding, modification step;) c) a step of removing (461, 462) the modified zones (411, 411′, 41″), the removal comprising a step of etching the modified zones (411, 411′, 411″) selectively with respect to the non-modified zones (412) of the layer (410) to be etched.

SYSTEMS AND METHODS TO ENHANCE PASSIVATION INTEGRITY

Some embodiments relate to a semiconductor device. The semiconductor device includes a layer disposed over a substrate. A conductive body extends through the layer. A plurality of bar or pillar structures are spaced apart from one another and laterally surround the conductive body. The plurality of bar or pillar structures are generally concentric around the conductive body.

SEMICONDUCTOR STRUCTURES
20180012842 · 2018-01-11 ·

A method is provided for fabricating a semiconductor structure. The method includes providing a semiconductor substrate; forming an initial metal layer; simultaneously forming a plurality of discrete first metal layers and openings by etching the initial metal layer; forming a plurality of sidewalls covering the side surface of the first metal layers; and forming a plurality of second metal layers to fill the openings.

SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
20180012840 · 2018-01-11 ·

A semiconductor device may include a first pattern. The semiconductor device may include a second pattern intersecting with the first pattern and including an intersection region with the first pattern and a non-intersection region.

A SPIN COATING COMPOSITION COMPRISING A CARBON MATERIAL, A METAL ORGANIC COMPOUND, AND SOLVENT, AND A MANUFACTURING METHOD OF A METAL OXIDE FILM ABOVE A SUBSTRATE
20230236509 · 2023-07-27 ·

The present invention pertains to a spin coating composition comprising a carbon material and a metal organic compound. The invention also pertains to a method of using the same to form a metal oxide film above a substrate and manufacturing a device.

Semiconductor device and method for production of semiconductor device
11715752 · 2023-08-01 · ·

A semiconductor device with a connection pad in a substrate, the connection pad having an exposed surface made of a metallic material that diffuses less readily into a dielectric layer than does a metal of a wiring layer connected thereto.