H01L2221/68313

SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF

A semiconductor structure and a manufacturing method thereof are provided. The method includes the following steps. A plurality of conductive balls is placed over a circuit substrate, where each of the conductive balls is placed over a contact area of one of a plurality of contact pads that is accessibly revealed by a patterned mask layer. The conductive balls are reflowed to form a plurality of external terminals with varying heights connected to the contact pads of the circuit substrate, where a first external terminal of the external terminals formed in a first region of the circuit substrate and a second external terminal of the external terminals formed in a second region of the circuit substrate are non-coplanar.

IC CHIP MOUNTING DEVICE AND IC CHIP MOUNTING METHOD
20230011327 · 2023-01-12 · ·

An embodiment of the present invention is an IC chip mounting apparatus includes: a conveyor configured to convey an antenna continuous body on a conveying surface, the antenna continuous body having a base material and plural inlay antennas continuously formed on the base material, the antenna continuous body having an adhesive and an IC chip placed at a reference position of each of the antennas; a measurement unit configured to measure an interval between adjacent two of the antennas of the antenna continuous body; a press unit moving machine configured to sequentially feed out press units each having a pressing surface, from a waiting position, to move each of the press units along the conveying surface; and a controller configured to control timing of feeding out each of the press units from the waiting position based on the interval measured by the measurement unit, so that the pressing surface of each of the press units presses a predetermined region containing the reference position of each of the antennas on the conveying surface.

IC CHIP-MOUNTING DEVICE AND IC CHIP-MOUNTING METHOD
20230005767 · 2023-01-05 · ·

The present invention is an IC chip mounting apparatus for mounting an IC chip at a reference position of an inlay antenna while conveying the antenna, the IC chip mounting apparatus including: a nozzle configured to suck an IC chip when located at a first position and to place the IC chip at the reference position of the antenna when located at a second position; a nozzle attachment to which the nozzle is attached; an image acquisition unit configured to acquire an image of the IC chip sucked by the nozzle; and a correction amount determination unit configured to determine correction amounts for the IC chip sucked by the nozzle, based on the image acquired by the image acquisition unit. The correction amounts includes a first correction amount for correcting an angle of the nozzle around the axis, a second correction amount for correcting a position of the antenna in a conveying direction of the antenna, and a third correction amount for correcting the position of the antenna in a width direction.

METHOD FOR BONDING CHIPS TO A SUBSTRATE BY DIRECT BONDING

A process for bonding chips to a substrate by direct bonding includes providing a support with which the chips are in contact, the chips in contact with the support being separate from one another. This bonding process also includes forming a liquid film on one face of the substrate, bringing the chips into contact with the liquid film, where the action of bringing the chips into contact with the liquid film causes attraction of the chips toward the substrate, and evaporating the liquid film in order to bond the chips to the substrate by direct bonding.

LIGHT-EMITTING STRUCTURE AND LIGHT-EMITTING DEVICE INCLUDING THE SAME
20230006097 · 2023-01-05 ·

Disclosed is a light-emitting structure including a light-emitting diode and a connecting unit. The light-emitting diode includes an epitaxial laminate, a first electrode, and a second electrode. The epitaxial laminate includes a first type semiconductor layer, a second type semiconductor layer, and a light-emitting layer. The connecting unit is connected to the epitaxial laminate.

Semiconductor package having a multilayer structure and a transport tray for the semiconductor structure

When a semiconductor package is stored in a transport tray and when a semiconductor package is transported by a transport tray, the semiconductor package comes into contact with the side wall of the transport tray, so that the end face of the semiconductor package is chipped and dust is generated from the end face of the semiconductor package. Provided is a technology for a semiconductor package that includes a multilayer structure having at least a synthetic resin layer and includes an outermost edge portion such that the end face of the synthetic resin layer protrudes outward compared to the end faces of the other layers constituting the multilayer structure.

INTELLIGENT POWER MODULE
20220406693 · 2022-12-22 ·

An intelligent power module includes: an encapsulating material structure; a lead frame which is at least partially encapsulated inside the encapsulating material structure, wherein all portions of the lead frame encapsulated inside the encapsulating material structure are at a same planar level; and a heat dissipation structure, which is connected to the lead frame.

Carrier tray
11521877 · 2022-12-06 · ·

A carrier tray includes a housing, an ingot accommodating recess that accommodates a semiconductor ingot, and a wafer accommodating recess that accommodates a wafer. The housing has an upper wall, a lower wall, a pair of side walls connecting the upper wall and the lower wall to each other, and a tunnel defined by the upper wall, the lower wall, and the pair of side walls. A plurality of levers each of which has a point of application projecting from a bottom surface of the ingot accommodating recess, a point of action projecting from a side surface of the ingot accommodating recess, and a fulcrum formed between the point of application and the point of action are each attached to the housing so as to be rotatable around the fulcrum.

CARRIER STRUCTURE INCLUDING POCKETS FOR ACCOMMODATING SEMICONDUCTOR CHIP STACK STRUCTURE
20220367367 · 2022-11-17 ·

A carrier structure including semiconductor chip stack structures; and a carrier tape including a plurality of pockets respectively accommodating the semiconductor chip stack structures, wherein each of the plurality of pockets includes a bottom surface, first sidewalls in four corner regions of each of the plurality of pockets, and second sidewalls between adjacent first sidewalls, each of the first sidewalls has a first portion having a first inclination angle and a second portion on the first portion and having a second inclination angle, the second inclination angle being greater than the first inclination angle, and vertices of lower surfaces of the semiconductor chip stack structures are in contact with the first sidewalls.

SUBSTRATE FOR MANUFACTURING DISPLAY DEVICE AND METHOD FOR MANUFACTURING DISPLAY DEVICE

Discussed is an assembly substrate used in a display manufacturing method for placing semiconductor light-emitting devices to predetermined positions thereof using an electric field and a magnetic field, the assembly substrate including a base part; a plurality of assembly electrodes extending in one direction and disposed in parallel on the base part; a dielectric layer disposed on the base part to cover the plurality of assembly electrodes; and partition walls disposed on the dielectric layer and defining cells at predetermined intervals along the one direction of the plurality of assembly electrodes so as to overlap portions of the plurality of assembly electrodes, and the semiconductor light-emitting devices being placed into the cells, respectively, wherein a protrusion part protrudes inward from at least one of inner surfaces of each of the cells.