Patent classifications
H01L2224/4903
PACKAGE BASE SUBSTRATE AND SEMICONDUCTOR PACKAGE INCLUDING THE SAME
A package base substrate includes a base layer; a plurality of lower surface connection pads disposed on a lower surface of the base layer; a plurality of lower surface wiring patterns disposed on a lower surface of the base layer and respectively connected to a set of lower surface connection pads of the plurality of lower surface connection pads; and a lower surface solder resist layer covering a portion of each of the plurality of lower surface connection pads and the plurality of lower surface wiring patterns on a lower surface of the base layer, wherein each of at least some of the lower surface connection pads of the set of lower surface connection pads has a teardrop shape in a plan view, and includes a ball land portion having a planar circular shape, including a terminal contact portion exposed without being covered by the lower surface solder resist layer, and an edge portion surrounding the terminal contact portion and covered by the lower surface solder resist layer; and a connection reinforcement portion between the ball land portion and the lower surface wiring pattern, including an extension line portion having a width that is the same as a line width of the lower surface wiring pattern and extending from the ball land portion to the lower surface wiring pattern, and a corner reinforcement portion filling a corner between the ball land portion and the extension line portion, and wherein an extension length of the extension line portion has a value greater than a radius of the terminal contact portion.
POWER MODULE AND HEAT SINK SYSTEM
Provided are a power module and a heat sink system. The power module includes a first circuit board, a second circuit board, at least one discrete component and an encapsulation body. One discrete component includes a lead frame and at least one chip, the lead frame is disposed between the first circuit board and the second circuit board, the lead frame includes two end faces and multiple mounting lateral surfaces connected in sequence, an angle is formed between one end face and one mounting lateral surface, one of the two end faces is electrically connected to the first circuit board and the other of the two end faces is electrically connected to the second circuit board, and the chip is disposed on each of the multiple mounting lateral surfaces. The encapsulation body is configured to pot a space between the first circuit board and the second circuit board.
Methods and assemblies for tuning electronic modules
Evaluation board (EVB) assemblies or stacks utilized in tuning electronic modules are disclosed, as are methods for tuning such modules. In embodiments, the module testing assembly includes an EVB and an EVB baseplate. The EVB includes, in turn, an EVB through-port extending from a first EVB side to a second, opposing EVB side; and a module mount region on the first EVB side and extending about a periphery of the EVB through-port. The module mount region is shaped and sized to accommodate installation of a sample electronic module provided in a partially-completed, pre-encapsulated state fabricated in accordance with a separate thermal path electronic module design. A baseplate through-port combines with the EVB through-port to form a tuning access tunnel providing physical access to circuit components of the sample electronic module through the EVB baseplate from the second EVB side when the sample electronic module is installed on the module mount region.
SEMICONDUCTOR DEVICE
A semiconductor device includes: a support member including a main surface facing a thickness direction; a semiconductor element mounted on the main surface; and a bonding layer interposed between the support member and the semiconductor element, wherein the support member is formed with a first protrusion that protrudes from the main surface, and wherein the first protrusion surrounds the semiconductor element when viewed in the thickness direction.
Semiconductor device and method for manufacturing semiconductor device
A semiconductor device includes a semiconductor element, a lead frame, a conductive member, a resin composition and a sealing resin. The semiconductor element has an element front surface and an element back surface facing away in a first direction. The semiconductor element is mounted on the lead frame. The conductive member is bonded to the lead frame, electrically connecting the semiconductor element and the lead frame. The resin composition covers a bonded region where the conductive member and lead frame are bonded while exposing part of the element front surface. The sealing resin covers part of the lead frame, the semiconductor element, and the resin composition. The resin composition has a greater bonding strength with the lead frame than a bonding strength between the sealing resin and lead frame and a greater bonding strength with the conductive member than a bonding strength between the sealing resin and conductive member.
Semiconductor device and method for manufacturing semiconductor device having first and second wires in different diameter
A semiconductor device includes a semiconductor element having a surface electrode layer; a first wire that is electrically connected to the first main surface of the surface electrode layer at a plurality of first connecting portions and is arranged in a first direction on the first main surface; and a second wire that is electrically connected to the first main surface of the surface electrode layer at a second connecting portion and is arranged in a second direction on the first main surface, wherein a second circle equivalent diameter, which is a diameter of a circle having a same cross-sectional area as the second wire, is larger than a first circle equivalent diameter, which is a diameter of a circle having a same cross-sectional area as the first wire.
SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREFOR
A semiconductor device includes a baseplate and a case which includes an external wall surrounding an internal space and a dividing wall extending in a first direction and separating the space into compartments. The dividing wall has a lower end fixed to the principal surface and includes, on a sidewall, a terrace positioned further away from the principal surface than the lower end and hanging out toward the space compared to the lower end in a second direction parallel to the principal surface and perpendicular to the first direction. A terminal's bonding part, to which a wire is bonded, is disposed on the terrace. A ratio of the wire's diameter to the bonding part's width in the first direction is set to ≤0.15, which prevents a situation where bonding power is not sufficiently applied to the bonding part during ultrasonic bonding of the wire, thus increasing the bonding strength.
SEMICONDUCTOR DEVICE
There is provided a technique that includes: a lead having a main surface facing in a thickness direction; a semiconductor element mounted over the main surface; and a sealing resin that is in contact with the main surface and covers the semiconductor element, wherein the lead is formed with a plurality of grooves that are recessed from the main surface and are located apart from each other, and wherein the plurality of grooves are located away from a peripheral edge of the main surface.
Power semiconductor package with highly reliable chip topside
A power semiconductor module includes a substrate with a metallization layer and a power semiconductor chip bonded to the metallization layer of the substrate. A metallic plate has a first surface bonded to a surface of the power semiconductor chip opposite to the substrate. The metallic plate has a central part and a border that are both bonded to the power semiconductor chip. The border of the metallic plate is structured in such a way that the metallic plate has less metal material per volume at the border as compared to the central part of the metallic plate. Metallic interconnection elements are bonded to a second surface of the metallic plate at the central part.
SEMICONDUCTOR APPARATUS
A semiconductor apparatus includes: a first semiconductor chip; a resin enclosure having a space in which the first semiconductor chip is positioned; a lead terminal disposed in the resin enclosure; a second semiconductor chip configured to: control the first semiconductor chip, and be disposed on a first portion of the resin enclosure, the resin enclosure not overlapping with the lead terminal, as seen in planar view from a direction perpendicular to a top surface of the lead terminal; and a wire having a first end connected to the lead terminal and a second end connected to the second semiconductor chip.