Patent classifications
H01L2224/84005
SPLIT TIE BAR FOR CLIP STABILITY
A gang clip includes a plurality of clips formed from a metal each having a center region oriented along a first plane and an angled clip foot having a foot height, a length and a bend angle sufficient to electrically contact a lead terminal of the leadframe to be used to form a device. Adjacent ones of the plurality of clips are joined to one another by a first tie bar also oriented along the first plane. The first tie bar extends to a saw street region located between adjacent ones of the clips. A second tie bar attached to the first tie bar is positioned in the saw street region.
Cascode power electronic device packaging method and packaging structure thereof
The present invention provides a packaging method and a packaging structure for a cascode power electronic device, in which a hetero-multiple chip scale package is used to replace the traditional die bonding and wire bonding packaging method. The cascode power electronic device can reduce the inductance resistance and thermal resistance of the connecting wires and reduce the size of the package; and increase the switching frequency of power density. The chip scale package of the present invention uses more than one gallium nitride semiconductor die, more than one diode, and more than one metal oxide semiconductor transistor. The package structure can use TO-220, quad flat package or other shapes and sizes; the encapsulation process of the traditional epoxy molding compounds can be used in low-power applications; and the encapsulation process of ceramic material can be used in high-power applications.
Batch manufacture of packages by sheet separated into carriers after mounting of electronic components
A method of manufacturing packages is disclosed. In one example, the method comprises providing an electrically conductive sheet being continuous at least in a mounting region, mounting first main surfaces of a plurality of electronic components on the continuous mounting region of the sheet and forming interconnect structures for electrically coupling second main surfaces of the electronic components with the sheet. The second main surfaces oppose the first main surfaces. After the forming, structuring the sheet.
Semiconductor Device and Method of Forming Leadframe with Clip Bond for Electrical Interconnect
A semiconductor device has a leadframe and a first electrical component including a first surface disposed on the leadframe. A first clip bond is disposed over a second surface of the first electrical component. The first clip bond extends vertically through the semiconductor device. The first clip bond has a vertical member, horizontal member connected to the vertical member, die contact integrated with the horizontal member, and clip foot extending from the vertical member. A second electrical component has a first surface disposed on the first clip bond. A second clip bond is disposed over a second surface of the second electrical component opposite the first surface of the second electrical component. An encapsulant is deposited around the first electrical component and first clip bond. A second electrical component is disposed over the encapsulant. The clip foot is exposed from the encapsulant.
Split tie bar for clip stability
A gang clip includes a plurality of clips formed from a metal each having a center region oriented along a first plane and an angled clip foot having a foot height, a length and a bend angle sufficient to electrically contact a lead terminal of the leadframe to be used to form a device. Adjacent ones of the plurality of clips are joined to one another by a first tie bar also oriented along the first plane. The first tie bar extends to a saw street region located between adjacent ones of the clips. A second tie bar attached to the first tie bar is positioned in the saw street region.
Multi-clip structure for die bonding
A multi-clip structure includes a first clip for die bonding and a second clip for die bonding. The multi-clip structure further includes a retaining tape fixed to the first clip and to the second clip to hold the first clip and the second clip together.
Cascode power electronic device Packaging method and Packaging Structure Thereof
The present invention provides a packaging method and a packaging structure for a cascode power electronic device, in which a hetero-multiple chip scale package is used to replace the traditional die bonding and wire bonding packaging method. The cascode power electronic device can reduce the inductance resistance and thermal resistance of the connecting wires and reduce the size of the package; and increase the switching frequency of power density. The chip scale package of the present invention uses more than one gallium nitride semiconductor die, more than one diode, and more than one metal oxide semiconductor transistor. The package structure can use TO-220, quad flat package or other shapes and sizes; the encapsulation process of the traditional epoxy molding compounds can be used in low-power applications; and the encapsulation process of ceramic material can be used in high-power applications.
Installing an Electronic Assembly
Various embodiments include a method for installing an electronic assembly having a die and a substrate with a reference plane. The method may include: providing a product carrier having recesses with varying dimensions different from one another; and arranging planar molded parts, joining materials, and the die on the product carrier. The die is in electrical contact with at least one planar molded part and at least one joining material. The method further includes forming functional elements from the planar molded parts and/or the die and the joining materials, the functional elements supporting the substrate and electrically contacting the reference plane.
BATCH MANUFACTURE OF PACKAGES BY SHEET SEPARATED INTO CARRIERS AFTER MOUNTING OF ELECTRONIC COMPONENTS
A method of manufacturing packages is disclosed. In one example, the method comprises providing an electrically conductive sheet being continuous at least in a mounting region, mounting first main surfaces of a plurality of electronic components on the continuous mounting region of the sheet and forming interconnect structures for electrically coupling second main surfaces of the electronic components with the sheet. The second main surfaces oppose the first main surfaces. After the forming, structuring the sheet.
Integrated Circuits for Flexible Electronics Applications and High-Speed, Stamping-Based Methods of Attaching the Same to an Antenna or Other Substrate
A method of attaching one or more active devices on one or more substrates to a metal carrier by hot stamping is disclosed. The method includes contacting the active device(s) on the substrate(s) with the metal carrier, and applying pressure to and heating the active device(s) on the substrate(s) and the metal carrier sufficiently to affix or attach the active device(s) on the substrate(s) to the metal carrier. The active device(s) may include an integrated circuit. The substrate(s) may include a metal substrate on the backside of the active device and a protective/carrier film on the frontside of the active device. The protective/carrier film may be or include an organic polymer. The metal carrier may be or include a metal foil. Various examples of the method further include thinning the metal substrate, dicing the active device(s) and a continuous substrate, and/or separating the active devices.