Patent classifications
H01L2225/107
IC package with top-side memory module
A printed circuit board (PCB) system includes a first printed circuit board (PCB), an integrated circuit (IC) package, and a memory module. The IC package includes i) a package substrate, ii) a main IC chip that is electrically coupled to a top surface of the package substrate, iii) first contact structures that are disposed on a bottom surface of the package substrate and that are electrically coupled to the first PCB, and iv) second contact structures that are disposed on a top surface of the package substrate. The memory module includes i) a second PCB, ii) one or more memory IC chips that are disposed on the second PCB, and iii) third contact structures that are disposed on a bottom surface of the second PCB. An interposer electrically couples the second contact structures of the IC package with the third contact structures of the memory module.
Package comprising inter-substrate gradient interconnect structure
A device comprising a first package and a second package coupled to the first package. The first package includes a first substrate, at least one gradient interconnect structure coupled to the first substrate, and a first integrated device coupled to the first substrate. The second package includes a second substrate and a second integrated device coupled to the second substrate. The second substrate is coupled to the at least one gradient interconnect structure.
Reconstituted substrate structure and fabrication methods for heterogeneous packaging integration
The present disclosure relates to thin-form-factor reconstituted substrates and methods for forming the same. The reconstituted substrates described herein may be utilized to fabricate homogeneous or heterogeneous high-density 3D integrated devices. In one embodiment, a silicon substrate is structured by direct laser patterning to include one or more cavities and one or more vias. One or more semiconductor dies of the same or different types may be placed within the cavities and thereafter embedded in the substrate upon formation of an insulating layer thereon. One or more conductive interconnections are formed in the vias and may have contact points redistributed to desired surfaces of the reconstituted substrate. The reconstituted substrate may thereafter be integrated into a stacked 3D device.
STACKED MODULE ARRANGEMENT
A stacked module arrangement includes: a first molded electronic module; a second molded electronic module; and an interface by which the first molded electronic module and the second molded electronic module are physically and electrically connected to one another in a stacked configuration. The first molded electronic module is a power electronic module having a maximum breakdown voltage of at least 40 V and a maximum DC current of at least 10 A.
SEMICONDUCTOR PACKAGES HAVING CONNECTING STRUCTURE
A semiconductor package includes a substrate including an upper pad at a top surface of the substrate, a semiconductor chip on the substrate and including a chip pad at a top surface of the semiconductor chip, a connecting structure on the semiconductor chip and including a connecting pad at a top surface of the connecting structure and electrically connected to the upper pad, an encapsulant covering the substrate, the semiconductor chip, and the connecting structure, and a test terminal on the connecting structure and extending through the encapsulant. The connecting structure electrically interconnects the semiconductor chip and the test terminal.
PACKAGE-ON-PACKAGE (POP) TYPE SEMICONDUCTOR PACKAGES
Provided are package-on-package (POP)-type semiconductor packages including a lower package having a first size and including a lower package substrate in which a lower semiconductor chip is, an upper redistribution structure on the lower package substrate and the lower semiconductor chip, and alignment marks. The packages may also include an upper package having a second size smaller than the first size and including an upper package substrate and an upper semiconductor chip. The upper package substrate may be mounted on the upper redistribution structure of the lower package and electrically connected to the lower package, and the upper semiconductor chip may be on the upper package substrate. The alignment marks may be used for identifying the upper package, and the alignment marks may be below and near outer boundaries of the upper package on the lower package.
Electronic component, electric device including the same, and bonding method thereof
Provided is an electronic component including a pad region including a plurality of pads extending along corresponding extension lines and arranged in a first direction, and a signal wire configured to receive a driving signal from the pad region, wherein the plurality of pads include a plurality of first pads arranged continuously and a plurality of second pads arranged continuously, and extension lines of the plurality of first pads substantially converge into a first point and extension lines of the plurality of second pads substantially converge into a second point different from the first point.
PACKAGE SUBSTRATE AND SEMICONDUCTOR PACKAGE INCLUDING SAME
A package substrate includes; a conductive line extending in a first horizontal direction, a conductive pad on an upper surface of the package substrate and horizontally spaced apart from the conductive line in a second horizontal direction, and a protective layer covering the conductive line and including an opening selectively exposing a portion of the conductive pad. The opening has an elongated elliptical shape having a minor axis defined by a width extending in the first horizontal direction and a major axis defined by a length extending in the second horizontal direction.
Semiconductor package
A semiconductor package includes a first semiconductor chip including a first body portion, a first bonding layer including a first bonding insulating layer, a first redistribution portion including first redistribution layers, a first wiring insulating layer disposed between the first redistribution layers, and a second bonding layer including a second bonding insulating layer, a second redistribution portion including second redistribution layers, a second wiring insulating layer disposed between the second redistribution layers, and a second semiconductor chip disposed on the second redistribution portion. A lower surface of the first bonding insulating layer is bonded to an upper surface of the second bonding insulating layer, an upper surface of the first bonding insulating layer contacts the first body portion, a lower surface of the second bonding insulating layer contacts the second wiring insulating layer, and the first redistribution portion width is greater than the first semiconductor chip width.
CIRCUIT MODULE
A circuit module includes a substrate module including an upper main surface with a normal line extending in a vertical direction, an electronic component on the substrate module, and a bonding adhesive fixing the electronic component to the upper main surface. The electronic component includes a first electrode. The substrate module includes a second electrode on the right of the bonding adhesive. The first electrode is electrically connected to the second electrode through solder. A first recess recessed downward and including a bottom is in the upper main surface. An upper end of the second electrode is above the bottom. The first recess includes a first area on the left of a first electrode and overlapping the second electrode when viewed in the lateral direction. A material of the first recess is identical to a material of the upper main surface.