H01L29/245

Relaxor ferroelectric capacitors and methods of fabrication

A capacitor device includes a first electrode having a first metal alloy or a metal oxide, a relaxor ferroelectric layer adjacent to the first electrode, where the ferroelectric layer includes oxygen and two or more of lead, barium, manganese, zirconium, titanium, iron, bismuth, strontium, neodymium, potassium, or niobium and a second electrode coupled with the relaxor ferroelectric layer, where the second electrode includes a second metal alloy or a second metal oxide.

TECHNOLOGIES FOR TRANSISTORS WITH A FERROELECTRIC GATE DIELECTRIC

Technologies for a transistor with a ferroelectric gate dielectric are disclosed. In the illustrative embodiment, a transistor has a ferroelectric gate dielectric that is lattice matched to the channel of the transistor. In one embodiment, the ferroelectric polarization changes when voltage is applied and removed from a gate electrode, facilitating switching of the transistor at a lower applied voltage. In another embodiment, the ferroelectric polarization of a gate dielectric of a transistor changes when the voltage is past a positive threshold value or a negative threshold value. Such a transistor can be used as a one transistor memory cell.

Surface MESFET
11296239 · 2022-04-05 · ·

A MESFET transistor on a horizontal substrate surface with at least one wiring layer on the substrate surface. The transistor comprises source, drain and gate electrodes which are at least partly covered by a semiconducting channel layer. The source, drain and gate electrodes optionally comprise interface contact materials for changing the junction type between each electrode and the channel. The interface between the source electrode and the channel is an ohmic junction, the interface between the drain electrode and the channel is an ohmic junction, and the interface between the gate electrode and the channel is a Schottky junction. The substrate is a CMOS substrate.

RELAXOR FERROELECTRIC CAPACITORS AND METHODS OF FABRICATION

A capacitor device includes a first electrode having a first metal alloy or a metal oxide, a relaxor ferroelectric layer adjacent to the first electrode, where the ferroelectric layer includes oxygen and two or more of lead, barium, manganese, zirconium, titanium, iron, bismuth, strontium, neodymium, potassium, or niobium and a second electrode coupled with the relaxor ferroelectric layer, where the second electrode includes a second metal alloy or a second metal oxide.

Dual-gate transistors and their integrated circuits and preparation method thereof

A dual-gate transistor and its production method are disclosed. An auxiliary gate is connected to the power supply of the integrated circuits, to form thick and high square-shaped potential barrier of minority carriers adjacent to the drain electrode, while the potential barrier is transparent for the majority carriers from the source electrodes. The potential barrier can effectively inhibit reverse minority carrier tunneling from the drain electrode at large drain-source voltage. The transistor can be easily turned on at small drain-source voltage, without significantly decreasing the on-state current. The dual-gate transistor can significantly suppress ambipolar behavior with increased current on/off ratio and reduced power consumption, and maintain the high performance. Based on transistors, strengthened CMOS circuits can have high noise margin, low voltage loss, reduced logic errors, high performance and low power consumption. Moreover, no additional power sources are added to the circuit, which makes it suitable for ultra-large-scale integrated circuits.

Methylbenzene gas sensor using palladium-containing cobalt oxide nanostructures and method for manufacturing the same

Provided is an oxide semiconductor gas sensor with improved performance that senses selectively methylbenzene gases with high sensitivity. The gas sensor includes a gas sensing layer composed of palladium (Pd)-loaded cobalt oxide (Co.sub.3O.sub.4) nanostructures. The response of the gas sensor according to the present invention to xylene gas at a concentration as low as 5 ppm is at least 150 times higher than that to ethanol gas. The response of the gas sensor to toluene gas at a concentration as low as 5 ppm is at least 100 times higher than that to ethanol gas. In addition, the oxide semiconductor gas sensor has the ability to selectively detect methylbenzene gases, including xylene and toluene (with at least 30-fold higher response to xylene and at least 15 times higher response to toluene than that to ethanol gas).

Dual-gate transistors and their integrated circuits and preparation method thereof
20200343353 · 2020-10-29 ·

A dual-gate transistor and its production method are disclosed. An auxiliary gate is connected to the power supply of the integrated circuits, to form thick and high square-shaped potential barrier of minority carriers adjacent to the drain electrode, while the potential barrier is transparent for the majority carriers from the source electrodes. The potential barrier can effectively inhibit reverse minority carrier tunneling from the drain electrode at large drain-source voltage. The transistor can be easily turned on at small drain-source voltage, without significantly decreasing the on-state current. The dual-gate transistor can significantly suppress ambipolar behavior with increased current on/off ratio and reduced power consumption, and maintain the high performance. Based on transistors, strengthened CMOS circuits can have high noise margin, low voltage loss, reduced logic errors, high performance and low power consumption. Moreover, no additional power sources are added to the circuit, which makes it suitable for ultra-large-scale integrated circuits.

SURFACE MESFET
20190288123 · 2019-09-19 ·

A MESFET transistor on a horizontal substrate surface with at least one wiring layer on the substrate surface. The transistor comprises source, drain and gate electrodes which are at least partly covered by a semiconducting channel layer. The source, drain and gate electrodes optionally comprise interface contact materials for changing the junction type between each electrode and the channel. The interface between the source electrode and the channel is an ohmic junction, the interface between the drain electrode and the channel is an ohmic junction, and the interface between the gate electrode and the channel is a Schottky junction. The substrate is a CMOS substrate.

Method to fabricate quantum dot field-effect transistors without bias-stress effect

Disclosed herein are embodiments of a method to form quantum dot field-effect transistors (QD FETs) having little to no bias-stress effect. Bias-stress effect can be reduced or eliminated through, as an example, the use of a gas or liquid to remove ligands and/or reduce charge trapping on the QD FETs, followed by deposition of an inorganic or organic matrix around the QDs in the FET.

Oxide sintered body, sputtering target, and oxide semiconductor thin film obtained using sputtering target

Provided is an oxide sintered body that, when used to obtain an oxide semiconductor thin film by sputtering, can achieve a low carrier concentration and a high carrier mobility. Also provided is a sputtering target using the oxide sintered body. The oxide sintered body contains, as oxides, indium, gallium, and at least one positive divalent element selected from the group consisting of nickel, cobalt, calcium, strontium, and lead. The gallium content, in terms of the atomic ratio Ga/(In+Ga), is from 0.20 to 0.45, and the positive divalent element content, in terms of the atomic ratio M/(In+Ga+M), is from 0.0001 to 0.05. The amorphous oxide semiconductor thin film, which is formed using the oxide sintered body as a sputtering target, can achieve a carrier concentration of less than 3.010.sup.18 cm.sup.3 and a carrier mobility of at least 10 cm.sup.2V.sup.1 sec.sup.1.