H01L2924/3862

Semiconductor Device Package Having Multi-Layer Molding Compound and Method

A semiconductor device package includes a substrate having a top planar surface and a first semiconductor die electrically connected to the top planar surface of the substrate. The first semiconductor die and substrate define a tunnel and a first molding compound encapsulates the first semiconductor die and fills the tunnel. A second molding compound that is separate and distinct from the first molding compound is mounted on a top surface of the first molding compound. The first molding, when in a flowable state, has a viscosity that is lower than a viscosity of the second molding compound when it is in a flowable state.

Semiconductor Device Package Mold Flow Control System and Method

A semiconductor package includes a substrate having a top planar surface and a semiconductor die mounted on the top planar surface of the substrate. Bond wires electrically connect the semiconductor die to the substrate. Flow control dams are integrally formed with the top planar surface of the substrate and each flow control dam protrudes from the top planar surface of the substrate at a location proximate to the bond wires. The flow control dams reduce the occurrence of wire sweep in the bond wires electrically connected to the substrate and semiconductor die.

CONDUCTIVE ORGANIC MODULE FOR SEMICONDUCTOR DEVICES AND ASSOCIATED SYSTEMS AND METHODS
20230069208 · 2023-03-02 ·

Stacked semiconductor devices and associated systems and methods are disclosed herein. In some embodiments, the semiconductor device can include a package substrate and a stack of semiconductor dies carried by the package substrate. The stack of semiconductor dies includes a first die carried by the package substrate and a second die carried by the first die. The semiconductor device also includes an interconnect module carried by the package substrate adjacent the stack of semiconductor dies. The interconnect module includes a first end coupled the package substrate, a second end opposite the first end, a conductive via extending through a body of organic material from the first end to the second end. The first semiconductor die can is electrically coupled directly to the package substrate, while the second semiconductor die is electrically coupled to the package substrate through the second end of the interconnect module.

Tableted epoxy resin composition for encapsulation of semiconductor device and semiconductor device encapsulated using the same

A tableted epoxy resin composition for encapsulation of semiconductor devices and a semiconductor device encapsulated using the tableted epoxy resin composition, the tableted epoxy resin composition satisfying the following conditions (i) a proportion of tablets of the tableted epoxy resin composition having a diameter of greater than or equal to 0.1 mm and less than 2.8 mm and a height of greater than or equal to 0.1 mm and less than 2.8 mm is about 97 wt % or more, as measured by sieve analysis using ASTM standard sieves; (ii) the tablets have a packed density of greater than about 1.7 g/mL; and (iii) a ratio of packed density to cured density of the tablets is about 0.6 to about 0.87.

METHOD OF MANUFACTURING SEMICONDUCTOR DEVICES, AND CORRESPONDING TOOL

A semiconductor die is attached to a die pad of a leadframe. The semiconductor die attached to the die pad is arranged in a molding cavity between complementary first and second mold portions. Package material is injected into the molding cavity via at least one injection channel provided in one of the complementary first and second mold portions. Air is evacuated from the molding cavity via at least one air venting channel provided in the other of the complementary first and second mold portions. An exit from the at least one air venting channel may be blocked by a retractable stopper during the injection of the package material.

SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME

A semiconductor device PKG includes a semiconductor chip CP, a lead LD3, a wire BW5 electrically connecting a pad electrode PD2 of the semiconductor chip CP to the lead LD3, a wire BW3 electrically connecting a pad electrode PD3 of the semiconductor chip CP to the lead LD3, and a sealing body sealing them with a resin. The semiconductor chip CP includes internal circuits 5b and 5c, and a switch circuit unit SW. Signal transmission is possible between the internal circuit 5c and the pad electrode PD3. The switch circuit unit SW is a circuit capable of being set in a first state in which signal transmission is possible between the internal circuit 5b and the pad electrode PD2, and in a second state in which signal transmission is not possible between the internal circuit 5b and the pad electrode PD2. The switch circuit unit SW is fixed to the second state during operation of the semiconductor device PKG.

Angle referenced lead frame design

A lead frame with an IC chip pad with an alignment notch. A method of mounting a packaged IC chip on a lead frame at a precise angle by aligning a corner of the packaged IC chip to an alignment notch on the lead frame.

METHOD FOR BONDING INSULATED COATING WIRE, CONNECTION STRUCTURE, METHOD FOR STRIPPING INSULATED COATING WIRE AND BONDING APPARATUS
20210358881 · 2021-11-18 ·

Provided is a method for bonding an insulated coating wire, which is capable of stably bonding a metal wire in an insulated coating wire and an electrode. One aspect of the present invention provides a method for bonding an insulated coating wire for electrically connecting a first electrode 12 and a second electrode to each other by an insulated coating wire 11 in which a metal wire is coated with an organic substance, the method including: a step (a) for placing the insulated coating wire 11 onto the first electrode 12; a step (b) for exposing a metal wire from the insulated coating wire; and a step (c) for forming a first bump over the exposed metal wire and the first electrode to electrically connect the metal wire to the first electrode.

SEMICONDUCTOR DEVICE
20220077037 · 2022-03-10 ·

A semiconductor device includes a conductive support member, a first semiconductor element, and a second semiconductor element. The conductive support member includes a first die pad and a second die pad separated from each other in a first direction. The first die pad and the second die pad overlap each other when viewed along the first direction. The first die pad has a first main surface mounting the first semiconductor element, and a first back surface opposing the first main surface. The second die pad has a second main surface mounting the second semiconductor element, and a second back surface opposing the second main surface. When viewed along a second direction, a distance in the first direction between the first back surface and the second back surface is larger than a distance in the first direction between the first main surface and the second main surface.

Scribe seals and methods of making

A semiconductor die includes a plurality of layers, the plurality of layers having a top surface. A scribe seal is located in the plurality of layers and includes a first metal stack having a first metal layer located proximate the top surface. A trench is located in at least one layer of the plurality of layers. The trench extends from the top surface of the plurality of layers and is located a distance from the first metal stack. An electrical insulating layer is located on the top surface. The electrical insulating layer covers at least a portion of the top surface adjacent the first metal layer and extends a distance from the top surface of the first metal layer.