H03K23/662

Signal distribution system, and related phased array radar system
11496142 · 2022-11-08 · ·

A signal distribution system includes: a first signal divider arranged to generate a first output oscillating signal according to a first input oscillating signal; a second signal divider arranged to generate a second output oscillating signal according to the first input oscillating signal; a first transmitting channel coupled to the first signal divider and the second divider for transmitting the first input oscillating signal to the first signal divider and the second signal divider; and a second transmitting channel coupled to the first signal divider and the second divider for transmitting a second input oscillating signal to the first signal divider and the second signal divider; wherein the first input oscillating signal has a first frequency, the second input oscillating signal has a second frequency, and the second frequency is smaller than the first frequency.

Frequency synthesizer with dynamic phase and pulse-width control

An agile frequency synthesizer with dynamic phase and pulse-width control is disclosed. In one aspect, the frequency synthesizer includes a count circuit configured to modify a stored count value by an adjustment value. The frequency synthesizer also includes an output clock generator configured to generate an output clock signal having rising and falling edges that are based at least in part on the stored count value satisfying a count threshold. The count circuit is further configured to alter at least one of the period or phase of the output clock signal based at least in part on modifying an adjustment rate of the count circuit.

SIGNAL DISTRIBUTION SYSTEM, AND RELATED PHASED ARRAY RADAR SYSTEM
20220271763 · 2022-08-25 · ·

A signal distribution system includes: a first signal divider arranged to generate a first output oscillating signal according to a first input oscillating signal; a second signal divider arranged to generate a second output oscillating signal according to the first input oscillating signal; a first transmitting channel coupled to the first signal divider and the second divider for transmitting the first input oscillating signal to the first signal divider and the second signal divider; and a second transmitting channel coupled to the first signal divider and the second divider for transmitting a second input oscillating signal to the first signal divider and the second signal divider; wherein the first input oscillating signal has a first frequency, the second input oscillating signal has a second frequency, and the second frequency is smaller than the first frequency.

Signal divider, signal distribution system, and method thereof
11368161 · 2022-06-21 · ·

A signal divider includes: a dividing circuit arranged to generate an output oscillating signal according to a first input oscillating signal; and a signal generating circuit, coupled to the dividing circuit, for generating an injection signal to the dividing circuit. The dividing circuit is arranged to generate the output oscillating signal with a predetermined phase according to the injection signal and the first input oscillating signal.

Low-jitter frequency division clock clock circuit

The present disclosure provides a low-jitter frequency division clock circuit, including: a clock control signal generation circuit, to generate clock signals having different phases; a low-level narrow pulse width clock control signal generation circuit, to generate a low-level narrow pulse width clock control signal; a high-level narrow pulse width clock control signal generation circuit, to generate a high-level narrow pulse width clock control signal; and a frequency division clock generation circuit, to generate a frequency division clock signal according to low-level narrow pulse width clock control signal and high-level narrow pulse width clock control signal. The delay from a clock input end to an output end of low-jitter frequency division clock circuit is up to three logic gates. Compared with traditional divide-by-2 frequency division clock circuits based on D-flip-flop, the low-jitter frequency division clock circuit of the present disclosure has fewer logic gates, a shorter delay, and lower jitter.

Radar system and related method of scanning remote objects
11777509 · 2023-10-03 · ·

A radar system includes: a plurality of first receiving devices for generating a plurality of first digital signals according to a plurality of first incoming signals, respectively; and a plurality of second receiving devices for generating a plurality of second digital signals according to a plurality of second incoming signals, respectively. A processing device is arranged to perform a first beamforming operation to generate a plurality of first beamforming signals according to the plurality of first digital signals and a first gain matrix, and to perform a second beamforming operation to generate a plurality of second beamforming signals according to the plurality of second digital signals and a second gain matrix; and to determine an altitude angle of a first object and a second object, and to determine a first azimuth angle of the first object and a second azimuth angle of the second object.

RADAR SYSTEM AND RELATED METHOD OF SCANNING REMOTE OBJECTS
20220360271 · 2022-11-10 · ·

A radar system includes: a plurality of first receiving devices for generating a plurality of first digital signals according to a plurality of first incoming signals, respectively; and a plurality of second receiving devices for generating a plurality of second digital signals according to a plurality of second incoming signals, respectively. A processing device is arranged to perform a first beamforming operation to generate a plurality of first beamforming signals according to the plurality of first digital signals and a first gain matrix, and to perform a second beamforming operation to generate a plurality of second beamforming signals according to the plurality of second digital signals and a second gain matrix; and to determine an altitude angle of a first object and a second object, and to determine a first azimuth angle of the first object and a second azimuth angle of the second object.

Radar system and related method of scanning remote objects
11496141 · 2022-11-08 · ·

A radar system includes: a processing device arranged to generate a plurality of phase shifting digital signals; a plurality of transmitting devices for generating an RF beam according to the plurality of phase shifting digital signals during a first mode; a plurality of first receiving devices for generating a plurality of first digital signals according to a plurality of first incoming signals, respectively, during a second mode; and a plurality of second receiving devices for generating a plurality of second digital signals according to a plurality of second incoming signals, respectively, during the second mode. The processing device is further arranged to distinguish a first object and a second object when the RF beam hits the first object and the second object, and the first object and the second object have a same radial speed and are located at a same range.

LOW-JITTER FREQUENCY DIVISION CLOCK CLOCK CIRCUIT

The present disclosure provides a low-jitter frequency division clock circuit, including: a clock control signal generation circuit, to generate clock signals having different phases; a low-level narrow pulse width clock control signal generation circuit, to generate a low-level narrow pulse width clock control signal; a high-level narrow pulse width clock control signal generation circuit, to generate a high-level narrow pulse width clock control signal; and a frequency division clock generation circuit, to generate a frequency division clock signal according to low-level narrow pulse width clock control signal and high-level narrow pulse width clock control signal. The delay from a clock input end to an output end of low-jitter frequency division clock circuit is up to three logic gates. Compared with traditional divide-by-2 frequency division clock circuits based on D-flip-flop, the low-jitter frequency division clock circuit of the present disclosure has fewer logic gates, a shorter delay, and lower jitter.

RADAR SYSTEM AND RELATED METHOD OF SCANNING REMOTE OBJECTS
20210048520 · 2021-02-18 · ·

A radar system includes: a processing device arranged to generate a plurality of phase shifting digital signals; a plurality of transmitting devices for generating an RF beam according to the plurality of phase shifting digital signals during a first mode; a plurality of first receiving devices for generating a plurality of first digital signals according to a plurality of first incoming signals, respectively, during a second mode; and a plurality of second receiving devices for generating a plurality of second digital signals according to a plurality of second incoming signals, respectively, during the second mode. The processing device is further arranged to distinguish a first object and a second object when the RF beam hits the first object and the second object, and the first object and the second object have a same radial speed and are located at a same range.