H03L2207/05

Apparatus for mitigating wandering spurs in a fractional-N frequency synthesizer

The present invention provides a fractional-N frequency synthesizer comprising a divider controller comprising a multistage noise Shaping (MASH) digital delta-sigma modulator comprising L error feedback modulator (EFM) stages, wherein the jth EFM stage is configured to receive as an input the sum of the error of the preceding EFM stage and a high amplitude dither signal derived from the error of the kth EFM stage, where 1≤j≤k≤L.

Control structure for oscillators with nonlinear frequency response

An oscillator control system includes an non-linear oscillator structure configured to oscillate about an axis; a driver circuit configured to generate a driving signal to drive the oscillator structure; a detection circuit configured to measure an angle amplitude and a phase error of the oscillator structure; an amplitude controller configured to generate a reference oscillator period based on the measured angle amplitude; a period and phase controller configured to receive the reference oscillator period and the measured phase error from the detection circuit, generate at least one control parameter of the driving signal based on the reference oscillator period and the measured phase error, and determine a driving period of the driving signal based on the reference oscillator period and the measured phase error. The driver circuit is configured to generate the driving signal based on the at least one control parameter and the driving period.

Digitally controlled oscillator device and high frequency signal processing device
09735731 · 2017-08-15 · ·

The present invention provides a digitally controlled oscillator device capable of realizing a reduction in DNL. The digitally controlled oscillator device includes, for example, an amplifier circuit block, coil elements and a plurality of unitary capacitor units coupled in parallel between oscillation output nodes. Each of the unitary capacitor units is provided with capacitive elements, and a switch which selects whether the capacitive elements should be allowed to contribute as set parameters for an oscillation frequency. The switch is driven by an on/off control line extending from a decoder circuit. The on/off control line is shielded between the oscillation output nodes by a shield section.

Apparatus and method for automatic search of sub-sampling phase locked loop (SS-PLL) locking acquisition

An apparatus and method are provided. The apparatus includes a phase locked loop (PLL) configured to generate a reference signal; a sub-sampling PLL (SS-PLL) connected to the PLL and configured to sub-sample the reference signal; and a first pre-charge circuit connected to a sampling device of the SS-PLL and configured to facilitate frequency locking of the SS-PLL.

APPARATUS FOR MITIGATING WANDERING SPURS IN A FRACTIONAL-N FREQUENCY SYNTHESIZER
20210399734 · 2021-12-23 ·

The present invention provides a fractional-N frequency synthesizer comprising a divider controller comprising a multistage noise Shaping (MASH) digital delta-sigma modulator comprising L stages, wherein the jth stage is configured to receive as an input the sum of the error of the preceding stage and a high amplitude dither signal derived from the error of the kth stage, where 1≤j≤k≤L.

RF transmitter
11336314 · 2022-05-17 · ·

A radio frequency, RF, transmitter, comprises a digitally controlled oscillator, DCO, configured to generate an RF signal; and digital modulation circuitry connected to the DCO for modulation of the RF signal, and driven by an RF clock signal derived from the RF signal, wherein the digital modulation circuitry comprises a module configured to apply a compensation for modulation jitter due to the modulation circuitry being driven by the RF clock signal and a compensation for DCO non-linearity.

APPARATUS AND METHOD FOR AUTOMATIC SEARCH OF SUB-SAMPLING PHASE LOCKED LOOP (SS-PLL) LOCKING ACQUISITION
20210313995 · 2021-10-07 ·

An apparatus and method are provided. The apparatus includes a phase locked loop (PLL) configured to generate a reference signal; a sub-sampling PLL (SS-PLL) connected to the PLL and configured to sub-sample the reference signal; and a first pre-charge circuit connected to a sampling device of the SS-PLL and configured to facilitate frequency locking of the SS-PLL.

CONTROL STRUCTURE FOR OSCILLATORS WITH NONLINEAR FREQUENCY RESPONSE

An oscillator control system includes an non-linear oscillator structure configured to oscillate about an axis; a driver circuit configured to generate a driving signal to drive the oscillator structure; a detection circuit configured to measure an angle amplitude and a phase error of the oscillator structure; an amplitude controller configured to generate a reference oscillator period based on the measured angle amplitude; a period and phase controller configured to receive the reference oscillator period and the measured phase error from the detection circuit, generate at least one control parameter of the driving signal based on the reference oscillator period and the measured phase error, and determine a driving period of the driving signal based on the reference oscillator period and the measured phase error. The driver circuit is configured to generate the driving signal based on the at least one control parameter and the driving period.

RF Transmitter
20210194516 · 2021-06-24 ·

A radio frequency, RF, transmitter, comprises a digitally controlled oscillator, DCO, configured to generate an RF signal; and digital modulation circuitry connected to the DCO for modulation of the RF signal, and driven by an RF clock signal derived from the RF signal, wherein the digital modulation circuitry comprises a module configured to apply a compensation for modulation jitter due to the modulation circuitry being driven by the RF clock signal and a compensation for DCO non-linearity

Frequency sweep generator and method

An oscillator is configured to generate a signal with a frequency sweep, the oscillator having circuitry comprising a set of capacitors, each capacitor of the set of capacitors being switchably connectable in parallel in the circuitry so that the frequency of the signal has an intrinsic dependence on the number of the capacitors connected, a shift register controllable by a clock line and comprising a number of bits, each bit of the number of bits controlling connection of a respective capacitor of the set of capacitors so that the capacitors are connectable or disconnectable in a pre-determined order by shifting, respectively, activation or de-activation bits into the shift register, wherein the shifting is paced by the clock line; and a clock signal generator configured to output a clock signal with a time modulation on the clock line.