Patent classifications
H03L7/113
Efficient frequency detectors for clock and data recovery circuits
A system and method for a frequency detector circuit includes: a transition detector configured to receive a data input and provide a first edge output based on transitions in the data input; a first circuit configured to generate a second edge output; a second circuit configured to generate a third edge output; and a combinational logic configured to output an UP output when at least two of the first edge output, the second edge output, and the third edge output are high and configured to output a DOWN output when the first edge output, the second edge output, and the third edge output are all low.
Frequency search and error correction method in clock and data recovery circuit
A method of frequency search and error correction of clock and data recovery circuit, comprising: initializing a frequency search algorithm parameter; processing a frequency error parameter UP/DN signals according to the set algorithm parameter and starting the frequency search, in which, the algorithm accordingly counts the UP/DN signals. When a phase error signal transition occurs, a transition parameter JUMP is accumulated by 1, and an accumulation parameter SUM is obtained and is further judged that whether a frequency search result is to be output. Number of repeating times of verification and threshold parameters are set, accordingly a reset DCRL value is obtained to verifies a frequency locking result and outputs the result. The present invention improves accuracy of UP/DN pulse counting, increases stability and reliability of the frequency locking, avoids a false locking in the frequency locking, and prevents an excessive locking time in the frequency locking, overcomes error judgment of the frequency search caused by a random jitter, and correctly completes the frequency search and locking, avoids failure of the CDR caused by an error frequency locking.
Dual-loop phase-locking circuit
A dual-loop phase-locking circuit combines a conventional phase-frequency-detector (PFD) and frequency-divider based first loop to lock an output signal frequency to a multiple of a reference signal frequency within a first loop bandwidth BW1 with a second loop to simultaneously lock the output signal phase to a second signal independently locked to the same multiple of the reference signal. The second loop integrates the phase error between the output signal and the second signal, and applies an offset at the PFD output in the first loop to reduce the first loop phase errors within a second loop bandwidth BW2 (<BW1). The first loop bandwidth BW1 can be optimized for overall phase-noise performance of the output signal while retaining the excellent capture and hold characteristics of that loop's topology. The second loop provides superior carrier-frequency phase alignment between the output signal and second signal. The output and second signal may therefore be configured as inputs to systems that require highly coherent carrier signals with de-correlated phase-noise such as phase-noise measurement systems or phase-noise cancellation systems.
PHASE LOCKED LOOP AND OPERATING METHOD OF PHASE LOCKED LOOP
A phase locked loop includes a phase detector outputting a first signal corresponding to a phase difference of a reference frequency signal and a division frequency signal, a charge pump amplifying a first signal to output a second signal, a loop filter filtering the second signal to output a third signal, a voltage-to-current converter receiving the third signal and outputting a fourth signal, a digital-to-analog converter outputting a fifth signal based on the fourth signal and a digital compensation signal, an oscillator outputting an output frequency signal having a frequency corresponding to the fifth signal, a divider dividing the frequency of the output frequency signal to output the division frequency signal and a compensation frequency signal, and an automatic frequency calibrator compensating for the voltage-to-current converter based on a difference between a frequency of the compensation frequency signal and a frequency of a reference frequency signal.
Electronic Devices Having Electro-Optical Phase-Locked Loops
An electronic device may include wireless circuitry clocked using an electro-optical phase-locked loop (OPLL) having primary and secondary lasers. A frequency-locked loop (FLL) path and a phase-locked loop (PLL) path may couple an output of the secondary laser to its input. A photodiode may generate a photodiode signal based on the laser output. A digital-to-time converter (DTC) may generate a reference signal. The FLL path may coarsely tune the secondary laser based on the photodiode signal until the secondary laser is frequency locked. Then, the PLL path may finely tune the secondary laser based on the reference signal and the photodiode signal until the phase of the secondary laser is locked to the primary laser. The photodiode signal may be subsampled on the PLL path. This may allow the OPLL to generate optical local oscillator signals with minimal jitter and phase noise.
SEMICONDUCTOR INTEGRATED CIRCUIT, ELECTRONIC DEVICE, AND FREQUENCY DETECTING METHOD
A semiconductor integrated circuit includes a calibration control circuit configured to generate a setting value for a frequency of a first clock signal, based on a frequency of a second clock signal and a frequency of a third clock signal obtained by dividing the first clock signal by a first frequency division ratio, a phase-locked loop configured to generate a control voltage signal based on a difference in phase between the second and third clock signals, and generate the first clock signal based on the generated control voltage and the setting value, and a determination control circuit configured to determine whether the first and second clock signals are in a locked state, and update the first frequency division ratio based on whether the first and second clock signals are in the locked state.
SEMICONDUCTOR INTEGRATED CIRCUIT, ELECTRONIC DEVICE, AND FREQUENCY DETECTING METHOD
A semiconductor integrated circuit includes a calibration control circuit configured to generate a setting value for a frequency of a first clock signal, based on a frequency of a second clock signal and a frequency of a third clock signal obtained by dividing the first clock signal by a first frequency division ratio, a phase-locked loop configured to generate a control voltage signal based on a difference in phase between the second and third clock signals, and generate the first clock signal based on the generated control voltage and the setting value, and a determination control circuit configured to determine whether the first and second clock signals are in a locked state, and update the first frequency division ratio based on whether the first and second clock signals are in the locked state.
Transmitting device, receiving device, repeating device, and transmission/reception system
One embodiment relates to a transmitting device, a receiving device, and the like for preventing increases in the number of communication links, power consumption, and circuit layout area. The transmitting device includes a high-speed signal generator, a low-speed signal generator, and a signal superimposing unit. The high-speed signal generator generates a high-speed signal having a limited frequency band. The low-speed signal generator generates a low-speed signal having a frequency lower than the frequency band of the high-speed signal. The signal superimposing unit outputs a superimposed signal of the high-speed signal and the low-speed signal. The receiving device includes a signal separator and a recovery unit. The signal separator separates the received signal into the high-speed signal and the low-speed signal. The recovery unit performs frequency tracking based on the separated low-speed signal and performs phase tracking based on the separated high-speed signal.
Phase locked loop and operating method of phase locked loop
A phase locked loop includes a phase detector outputting a first signal corresponding to a phase difference of a reference frequency signal and a division frequency signal, a charge pump amplifying a first signal to output a second signal, a loop filter filtering the second signal to output a third signal, a voltage-to-current converter receiving the third signal and outputting a fourth signal, a digital-to-analog converter outputting a fifth signal based on the fourth signal and a digital compensation signal, an oscillator outputting an output frequency signal having a frequency corresponding to the fifth signal, a divider dividing the frequency of the output frequency signal to output the division frequency signal and a compensation frequency signal, and an automatic frequency calibrator compensating for the voltage-to-current converter based on a difference between a frequency of the compensation frequency signal and a frequency of a reference frequency signal.
Clock and data recovery circuit and a display apparatus having the same
A display device including: a timing controller outputting a reference clock signal and a data packet, wherein the data packet includes a clock signal embedded in a data signal; a clock and data recovery (CDR) circuit receiving the reference clock signal and the data packet; and a display panel displaying an image based on the data packet, wherein, when the CDR circuit receives the reference clock signal, a frequency band of the reference clock signal is detected using a first internal clock signal, a parameter associated with jitter characteristics of the clock and data recovery circuit is adjusted according to the detected frequency band, and a second internal clock signal is output by adjusting a frequency of the first internal clock signal, and when the CDR circuit receives the data packet, the data signal and a clock signal synchronized with the data signal are recovered from the data packet.