H03M1/1023

Analog-to-digital converter circuit

An ADC circuit (50) is disclosed. It comprises a global input configured to receive an input voltage (V.sub.in) and a plurality of converter circuits (105.sub.1-105.sub.N). Each converter circuit (105.sub.j) comprises a comparator circuit (70.sub.j) having a first input connected to the global input, a second input, and an output configured to output a one-bit output signal of the comparator circuit (70.sub.j). Furthermore, each converter circuit (105.sub.j) comprises a one-bit current-output DAC (110.sub.j) having an input directly controlled from the output of the comparator circuit (70.sub.j) and an output connected to the second input of the comparator circuit (70.sub.j). The second inputs of all comparator circuits are interconnected. The ADC circuit (50) further comprises a digital output circuit (130) configured to generate an output signal z[n] of the ADC circuit (50) in response to the one-bit output signals of the comparator circuits (70.sub.j).

LIGHT TO FREQUENCY MODULATORS
20230044817 · 2023-02-09 · ·

A method of measuring light intensity comprising exposing a photodiode to light to cause the photodiode to provide a current of a first polarity, supplying said current to an integrator to integrate said current to provide an integrated output voltage, and comparing the output voltage with a threshold voltage. Charge packages of opposite polarity are applied to said first polarity to reset the integration voltage prior to the start of the integration time. At the end of the integration time, the photodiode is disconnected from said integrator and a reference voltage coupled to the integrator input, whilst a resistance is coupled into the circuit until the comparison signal switches. The comparison signal is monitored to measure a time between the end of the integration time and the switching of the comparison signal to provide a measure of a residual voltage.

ADC self-calibration with on-chip circuit and method

An Analog-to-Digital Converter (ADC) includes a plurality of ADC channels connected to an in-service signal input via an isolated power combiner; an on-chip circuit including a calibration source connected to the isolated power combiner; and one or more switches configured to switch the ADC between an in-service mode and a calibration mode. The one or more switches are set such that, in the calibration mode, the in-service signal input is disconnected and the on-chip circuit is connected to the isolated power combiner, and, in the in-service mode, the in-service signal input is connected and the on-chip circuit is disconnected to the isolated power combiner. In the calibration mode, the on-chip circuit is configured to provide a test signal to the plurality of ADC channels for a determination of interleave errors in the plurality of ADC channels.

APPARATUS AND METHOD FOR CALIBRATING MISMATCHES OF TIME-INTERLEAVED ANALOG-TO-DIGITAL CONVERTER

An apparatus and a method of correcting a mismatch of a time-interleaved analog-to-digital converter are provided. The apparatus may include: a time-interleaved analog-to-digital converter configured to receive a non-return-to-zero (NRZ) signal in a correction mode and generate a first output signal, and including a plurality of analog-to-digital converters; and a mismatch corrector configured to generate a second output signal by processing the first output signal of the time-interleaved analog-to-digital converter based on parameters, wherein the parameters may be generated based on the first output signal of the time-interleaved analog-to-digital converter in the correction mode, and a period of the NRZ signal may be different from a product of a sampling period of the time-interleaved analog-to-digital converter and a number of the plurality of analog-to-digital converters included in the time-interleaved analog-to-digital converter.

AUTO CALIBRATION METHOD USED IN CONSTANT ON-TIME SWITCHING CONVERTER
20180006564 · 2018-01-04 ·

An auto calibration method used in switching converters with constant on-time control. The auto calibration method includes: generating a periodical clock signal with a predetermined duty cycle; providing a first voltage and a second voltage to an on-time control circuit to generate an on-time control signal based on the first and second voltage; providing the clock signal and on-time control signal to a logic circuit to generate a switch control signal based on the clock signal and on-time control signal; comparing the duty cycle of the switch control signal with the duty cycle of the clock signal to adjust a calibration code signal; and adjusting circuit parameters of the on-time control circuit in accordance with the calibration code signal.

Analog-to-Digital Conversion
20230024282 · 2023-01-26 ·

An apparatus is disclosed for analog-to-digital conversion. In an example aspect, the apparatus includes an analog-to-digital converter (ADC). The ADC includes a reference-crossing detector having an input and an output. The ADC also includes a ramp generator coupled between the output of the reference-crossing detector and the input of the reference-crossing detector. The ADC further includes a voltage shifter coupled between the output of the reference-crossing detector and the input of the reference-crossing detector.

Homogeneity Enforced Calibration for Pipelined ADC
20230231568 · 2023-07-20 ·

A method of operating a pipelined analog-to-digital converter (ADC) having a plurality of output stages includes: performing a first calibration process for the pipelined ADC to update a parameter vector of the pipelined ADC, where components of the parameter vector are used for correcting nonlinearity of the pipelined ADC, where performing the first calibration process includes: providing an input signal to the pipelined ADC; converting, by the pipelined ADC, the input signal into a first digital output; providing a scaled version of the input signal to the pipelined ADC, where the scaled version of the input signal is generated by scaling the input signal by a scale factor; converting, by the pipelined ADC, the scaled version of the input signal into a second digital output; and calibrating the pipelined ADC using the first digital output and the second digital output.

MAGNETIC-FIELD SENSOR WITH TEST PIN FOR CONTROL OF SIGNAL RANGE AND/OR OFFSET
20230018567 · 2023-01-19 · ·

In one aspect, an integrated circuit (IC) includes a magnetic-field sensor. The magnetic-field sensor includes digital circuitry that includes a first and second analog-to-digital converter (ADC). The digital circuitry is configured to receive a first and second analog output signals and, using the first and second ADC, configured to convert the first and second analog output signals to a first and second digital signals. The magnetic-field sensor also includes diagnostic circuitry configured to receive, from the digital circuitry, an input signal related to the first and/or the second digital signals and configured to provide a test signal at a pin of the IC. In response to a range parameter, the diagnostic circuitry is further configured to provide the test signal comprising a range of codes from the first and/or the second ADC corresponding to the range parameter.

ANALOG-TO-DIGITAL CONVERTER TO IDENTIFY PROPERTIES OF TRANSMITTED SIGNALS

A transmitter including a digital-to-analog converter (DAC) to generate an analog output corresponding to a transmitted signal. The transmitter further includes an analog-to-digital converter (ADC) coupled to the DAC. The ADC measures the analog output of the DAC to identify a set of digital samples. The ADC identifies, from the set of digital samples, a set of valid samples, wherein each valid sample has a voltage within a voltage range. The ADC extracts one or more signal properties from the set of valid samples.

ANALOG-TO-DIGITAL CONVERTER

An analog-to-digital converter is provided. The analog-to-digital converter includes: a sample/hold circuit; a digital-to-analog converter; a plurality of comparison circuits; a control logic; and a digital register, wherein the plurality of comparison circuits include: a first comparison circuit configured to output a first comparison result signal in a first operation period; a second comparison circuit configured to, in a second operation period, calibrate an offset of a second comparison result signal based on a reference signal corresponding to the first comparison result signal among a plurality of reference signals and output the calibrated second comparison result signal; and a third comparison circuit configured to, in a third operation period, calibrate an offset of a third comparison result signal based on a reference signal corresponding to the calibrated second comparison result signal and output the calibrated third comparison result signal.