Patent classifications
H03M1/745
Waveform synthesizer using multiple digital-to-analog converters
A circuit includes a phase-locked loop having a phase-locked loop output to provide a first phase signal and a second phase signal phase delayed with respect to the first phase signal. The circuit further includes a digital circuit having a digital circuit input and an output. The digital circuit input couples to the phase-locked loop output. On the digital circuit output, the digital circuit is configured to provide a first digital-to-analog converter (DAC) enable signal and a second DAC enable signal. The circuit also includes first and second DACs. The first DAC is coupled to the digital circuit. The first DAC has a first enable input coupled to the digital circuit output to receive the first DAC enable signal. The second DAC is coupled to the digital circuit. The second DAC has a second enable input coupled to the digital circuit output to receive the second DAC enable signal.
SYSTEMS AND METHODS OF ANTENNA DESIGN FOR FULL-DUPLEX LINE OF SIGN TRANSMISSION
Methods and apparatuses are described for communicating primary signals over a high-speed primary channel, the primary signals having a beam pattern having a full lobe at a center of an axis of propagation and communicating auxiliary signals over a low-speed auxiliary channel, the auxiliary signals having a decoupled beam pattern having a null at the center of axis of propagation, the high-speed primary channel and low-speed auxiliary channel operating in full duplex.
Digital to analog converter for performing digital to analog conversion with current source arrays
A digital to analog converter is provided, including a buffer circuit, a current switch circuit, and a weighted current generating circuit. The buffer circuit receives an N-bit digital signal and a clock signal, accordingly outputs N switch control signals. The current switch circuit includes N switches which are connected or disconnected according the switch control signals. The weighted current generating circuit includes M current source arrays, where each current source array outputs K output currents. Current values of each output current of each current source array respectively ascend in a binary-weighted manner. A minimum output current of an mth current source array is two times of a maximum output current of a (m−1)th current source array, N is obtained by multiplying M by K, and 1≦m≦M. An output of the digital to analog converter is a total current value of the output currents outputted by the M current source arrays.
Binary weighted current source and digital-to-analog converter
The present disclosure provides a binary weighted current source and a digital-to-analog converter, which include: a driving voltage generating circuit, generating a driving voltage based on a preset current; a current dividing circuit, connected to an output terminal of the driving voltage generating circuit; a current steering circuit, connected to the current dividing circuit. The current dividing circuit divides the driving voltage through resistors in series, and drives each of a plurality of current output transistors to output a current in response to a voltage across the current output transistor. Currents output by the plurality of current output transistor are binary weighted currents, each two of the binary weighted currents have a binary relationship, and the binary weighted currents are produced by successive binary divisions of the preset current.
Apparatus and method for conversion between analog and digital domains with a time stamp for a digital control system and ultra low error rate communications channel
An apparatus and method is disclosed with embodiments of a: 1. digital to analog and reference time converter; 2. analog and reference time to digital converter; 3. Sheahan non-linear time-varying, analog and digital control system; and 4. Sheahan Communication Channel are described in detail herein. Some embodiments use time stamp having 72 bits of time data sufficient to identify each clock pulse of a 9.192631770 GHz clock signal plus an additional 8 bits representing 2.sup.8=256 interpolated clock phases in order reach a resolution of approximately 0.425 picoseconds per clock phase. Thus an 80 bit time stamp is generated and used as described herein.
Current output circuit
Provided is a current output circuit 1 including a pseudo sine wave separation circuit 11 that separates a pseudo sine wave represented by a digital code Din into two pseudo half-waves represented by digital signals D1 and D2, a DA converter 113 that converts the pseudo half-wave represented by the digital signal D1 into an analog half-wave signal V1, a DA converter 114 that converts the pseudo half-wave represented by the digital signal D2 into an analog half-wave signal V2, and a voltage-current conversion circuit 12 that converts voltages of the half-wave signals V1 and V2 into currents and outputs a current Iout obtained by combining the currents.
DIGITAL MICROPHONE ASSEMBLY WITH IMPROVED MISMATCH SHAPING
The present disclosure relates generally to digital microphone and other sensor assemblies including a transducer and a delta-sigma analog-to-digital converter (ADC) with digital-to-analog converter (DAC) element mismatch shaping and more particularly to sensor assemblies and electrical circuits therefor including a dynamic element matching (DELM) entity configured to select DAC elements based on data weighted averaging (DWA) and a randomized non-negative shift.
Baseband filter for current-mode signal path
One or more systems, devices and/or methods of use provided herein relate to a baseband filter that can be used in a current-mode end-to-end signal path. The current-mode end-to-end signal path can include a digital to analog converter (DAC) operating in current-mode and an upconverting mixer, operating in current-mode and operatively coupled to the DAC. In one or more embodiments, a device used in the signal path can comprise a baseband filter that receives an input current and outputs an output current. The baseband filter can comprise a feedback loop component having an active circuit branch and a passive circuit branch coupled in a loop. A mirroring device can be coupled to the feedback loop component and can provide an output of the device. Selectively activating the mirroring device can vary gain, such as of the mirroring device.
SEMICONDUCTOR CIRCUIT AND METHOD FOR PROVIDING CONFIGURABLE REFERENCE VOLTAGE WITH FULL-SCALE RANGE
A semiconductor circuit and a method of operating the same are provided. The semiconductor circuit comprises a first digital-to-analog converter configured to generate a first output current in response to a first binary code, and a second digital-to-analog converter configured to generate a second output current in response to a second binary code associated with the first binary code. The semiconductor circuit further comprises a first current-to-voltage converter configured to generate a first candidate voltage based on the first output current, and a second current-to-voltage converter configured to generate a second candidate voltage based on the second output current. The semiconductor circuit further comprises a multiplexer configured to output the target voltage based on the first candidate voltage or the second candidate voltage. The target voltage includes a configurable range associated with the second binary code.
Dynamic driver voltage headroom adjustment
Aspects of the disclosure provide for a circuit including a binary-weighted DAC, a first transistor, a second transistor, a switch, a first current mirror, a second current mirror. The binary-weighted DAC is coupled between a first node and a second node and configured to receive a plurality of bits of a digital control signal. The first transistor has a source coupled to the first node, a drain coupled to a third node, and a gate coupled to a fourth node. The second transistor has a source coupled to the first node, a drain coupled to the third node, and a gate. The switch is coupled between the gate of the second transistor and the fourth node and configured to receive a partition control signal. The first current mirror is coupled to the third node and the second node. The second current mirror is coupled to the first current mirror.