Semiconductor device with a semiconductor chip connected in a flip chip manner
09721865 · 2017-08-01
Assignee
Inventors
Cpc classification
H01L2224/73204
ELECTRICITY
H01L23/3142
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/01
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L21/563
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L23/52
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/75252
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2224/92125
ELECTRICITY
H01L2224/92125
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L24/28
ELECTRICITY
H01L24/01
ELECTRICITY
H01L2224/32105
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/05568
ELECTRICITY
H01L24/75
ELECTRICITY
H01L2224/16238
ELECTRICITY
H01L2224/81191
ELECTRICITY
H01L2224/32106
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L23/3185
ELECTRICITY
H10K50/8426
ELECTRICITY
H01L23/49811
ELECTRICITY
H01L24/73
ELECTRICITY
International classification
H01L23/48
ELECTRICITY
H01L29/40
ELECTRICITY
H01L23/52
ELECTRICITY
H01L23/498
ELECTRICITY
Abstract
A semiconductor device (1,21) includes a solid state device (2,22), a semiconductor chip (3) that has a functional surface (3a) on which a functional element (4) is formed and that is bonded on a surface of the solid state device with the functional surface thereof facing the surface of the solid state device and while maintaining a predetermined distance between the functional surface thereof and the surface of the solid state device, an insulating film (6) that is provided on the surface (2a, 22a) of the solid state device facing the semiconductor chip and that has an opening (6a) greater in size than the semiconductor chip when the surface of the solid state device facing the semiconductor chip is vertically viewed down in plane, and a sealing layer (7) that seals a space between the solid state device and the semiconductor chip.
Claims
1. A semiconductor device comprising: a substrate having a substantially flat surface on which a solder resist having a top surface is formed; a wiring pattern member having a surface, the wiring pattern member being formed on the substantially flat surface of the substrate; a semiconductor chip having a functional surface, the functional surface of the semiconductor chip being spaced apart from the wiring pattern member by a predetermined distance, a height of the top surface of the solder resist from the surface of the substrate is less than a height of the functional surface of the semiconductor chip from the surface of the substrate; a connecting member that connects the surface of the wiring pattern member and the functional surface of the semiconductor chip, the connecting member spanning a gap space between the surface of the wiring pattern member and the functional surface of the semiconductor chip, an interface between the connecting member and the surface of the wiring pattern member is closer to the surface of the substrate than to the functional surface of the semiconductor chip; and a body of sealing material that seals the gap space between the wiring pattern member and the semiconductor chip, wherein the sealing material does not include solder resist, and wherein a lateral distance between an outer periphery of the semiconductor chip and an outer periphery of the body of sealing material is longer than 0.1 mm.
2. The semiconductor device according to claim 1, wherein the connecting member mechanically bonds the wiring pattern member and the semiconductor chip together.
3. The semiconductor device according to claim 1, wherein the connecting member electrically connects the wiring pattern member to a functional part of the functional surface.
4. The semiconductor device according to claim 1, wherein the distance between the surface of the wiring pattern member and the functional surface of the semiconductor chip is an interval defining the height of the gap space between the wiring pattern material and functional surface of the semiconductor chip.
5. The semiconductor device according to claim 1, wherein the wiring pattern member and the semiconductor chip are electrically connected together.
6. The semiconductor device according to claim 1, wherein the surface of the wiring pattern member lies in a plane that is parallel to the functional surface of the semiconductor, wherein the distance between the plane and the functional surface of the semiconductor chip is an interval defining the height of the gap space between the wiring pattern member and the functional surface of the semiconductor chip, and wherein the semiconductor device further comprises: additional wiring pattern members having respective surfaces that lie in the plane; and additional connecting members connecting the surfaces of the additional wiring pattern members and the functional surface of the semiconductor chip, the additional connecting members extending the distance between the surfaces of the additional wiring pattern members and the functional surface of the semiconductor chip.
7. The semiconductor device according to claim 1, wherein the body of sealing material at least partially covers a side surface of the semiconductor chip.
8. The semiconductor device according to claim 1, wherein the interface between the connecting member and the surface of the wiring pattern member is closer to the surface of the substrate than the top surface of the solder resist.
9. The semiconductor device according to claim 1, wherein the sealing material is dammed up by a side surface of the solder resist.
10. The semiconductor device according to claim 1, wherein the solder resist extends substantially to an edge of the surface of the substrate.
11. A semiconductor device comprising: a substrate having a substantially flat surface on which a solder resist having a top face is formed; a wiring pattern member having a surface portion, the wiring pattern member being formed on the substantially flat surface of the substrate; a semiconductor chip having a functional surface, a height of the top surface of the solder resist from the surface of the substrate is less than a height of the functional surface of the semiconductor chip from the surface of the substrate; a connecting member disposed between and mechanically connecting the surface portion of the wiring pattern member and the functional surface of the semiconductor chip, the connecting member establishing an interval distance that defines a gap between the wiring pattern member and the semiconductor chip, an interface between the connecting member and the surface of the wiring pattern member is closer to the surface of the substrate than to the functional surface of the semiconductor chip; and a sealing layer that fills at least a portion of the gap between the wiring pattern member and the semiconductor chip, and that extends beyond an outer periphery of the semiconductor chip by a lateral distance of greater than 0.1 mm, wherein the sealing layer does not include a solder resist.
12. The semiconductor device according to claim 11, wherein the connecting member electrically connects the wiring pattern member to a functional part of the functional surface.
13. The semiconductor device according to claim 11, wherein the sealing layer completely fills the gap between the wiring pattern member and the semiconductor chip.
14. The semiconductor device according to claim 11, wherein the interface between the connecting member and the surface of the wiring pattern member is closer to the surface of the substrate than the top surface of the solder resist.
15. The semiconductor device according to claim 11, wherein the sealing material is dammed up by a side surface of the solder resist.
16. The semiconductor device according to claim 11, wherein the solder resist extends substantially to an edge of the surface of the substrate.
17. A semiconductor device comprising: a substrate having a substantially flat surface on which a solder resist having a top surface is formed; a wiring pattern member having a surface at an upper side of the wiring pattern member, the wiring pattern member being formed on the substantially flat surface of the substrate; a semiconductor chip having a functional surface, a height of the top surface of the solder resist from the surface of the substrate is less than a height of the functional surface of the semiconductor chip from the surface of the substrate; a connecting member extending a predetermined distance between the surface of the wiring pattern member and the functional surface of the semiconductor chip, an interface between the connecting member and the surface of the wiring pattern member is closer to the surface of the substrate than to the functional surface of the semiconductor chip; and a sealing layer that fills at least a portion of a gap space between the wiring pattern member and the semiconductor chip, and that extends beyond an outer periphery of the semiconductor chip by a lateral distance of greater than 0.1 mm, wherein the sealing layer does not include a solder resist.
18. The semiconductor device according to claim 17, wherein the sealing layer completely fills the gap space between the wiring pattern member and the semiconductor chip.
19. The semiconductor device according to claim 17, wherein the connecting member electrically connects the wiring pattern member to a functional part of the functional surface.
20. The semiconductor device according to claim 17, wherein the distance between the surface of the wiring pattern member and the functional surface of the semiconductor chip is an interval that establishes the gap space.
21. The semiconductor device according to claim 17, wherein the connecting member electrically connects a functional part of the functional surface to a conductive location at a bottom surface of the wiring pattern member.
22. The semiconductor device according to claim 17, wherein the interface between the connecting member and the surface of the wiring pattern member is closer to the surface of the substrate than the top surface of the solder resist.
23. The semiconductor device according to claim 17, wherein the sealing material is dammed up by a side surface of the solder resist.
24. The semiconductor device according to claim 17, wherein the solder resist extends substantially to an edge of the surface of the substrate.
25. A semiconductor device comprising: a substrate having a substantially flat surface on which a solder resist having a top surface is formed; a rectangular integrated circuit chip having a top surface, a bottom surface, and a periphery with first and second edges that are parallel to one another and with third and fourth edges that are likewise parallel to one another, the bottom surface of the chip having a bonding location for electrical connection to the chip, a height of the bottom surface being located farther from the surface of the substrate than a height of the top face of the solder resist; an elongated wiring conductor having a top surface that lies in a top plane which is parallel to the bottom surface of the chip and having a bottom surface that lies in a bottom plane which is also parallel to the bottom surface of the chip, the top plane being spaced apart from the bottom surface of the chip by a gap, the wiring conductor additionally having a connection location that is disposed at the top plane and directly below the bonding location of the chip, the wiring conductor being formed on the substantially flat surface of the substrate; an insulating body in contact with both the chip and the wiring conductor, the insulating body including and under-chip portion that is disposed between the bottom surface of the chip and the bottom plane, the insulating body having a first side adjacent the first edge of the chip and a second side adjacent the second edge of the chip, the first and second sides of the insulating body being parallel to one another; and a conductor extending through the under-chip portion of the insulating body to electrically connect the wiring conductor to the chip, the conductor having a bottom end that is disposed at the connection location on the wiring conductor and a top end that is disposed at the bonding location of the chip, an interface between the conductor and the surface of the wiring conductor is closer to the surface of the substrate than to the bottom surface of the chip, wherein the under-chip portion of the insulating body does not include a solder resist film and is free of voids, wherein the first side of the insulating body is spaced apart from the first edge of the chip and the second side of the insulating body is spaced apart from the second edge of the chip, and wherein the first side of the insulating body is spaced apart from the first edge of the chip by at least 0.1 mm and the second side of the insulating body is also spaced apart from the second edge of the chip by at least a 0.1 mm.
26. The semiconductor device according to claim 25, wherein the interface between the conductor and the surface of the wiring conductor is closer to the surface of the substrate than the top surface of the solder resist.
27. The semiconductor device according to claim 25, wherein the sealing material is dammed up by a side surface of the solder resist.
28. The semiconductor device according to claim 25, wherein the solder resist extends substantially to an edge of the surface of the substrate.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
DESCRIPTION OF THE PREFERRED EMBODIMENTS
(8)
(9) This semiconductor device 1 includes a wiring board 2 and a semiconductor chip 3 connected to the wiring board 2 while causing a functional surface 3a of the semiconductor chip 3 to face a surface 2a of the wiring board 2. A rectangular connection pad (see
(10) A solder resist film 6 that has a thickness smaller than the interval between the surface 2a of the wiring board 2 and the semiconductor chip 3 is formed on the surface 2a. This solder resist film 6 serves to prevent an electric short circuit from occurring between wires formed on the surface of the wiring board 2. The solder resist film 6 has an opening 6a greater in size than the semiconductor chip 3 when the surface 2a is vertically viewed down in plane. In other words, the solder resist film 6 has an opening 6a large enough to allow the semiconductor chip 3 to completely fall within the opening 6a when the surface 2a is vertically viewed down in plane. Accordingly, the solder resist film 6 does not exist in a gap G between the wiring board 2 and the semiconductor chip 3 (i.e., in an area lying between the wiring board 2 and the semiconductor chip 3 and overlapping with the semiconductor chip 3 when the surface 2a is vertically viewed from above, as in
(11) The distance D between the outer periphery of the semiconductor chip 3 and the edge of the opening 6a of the solder resist film 6 is set at 0.1 mm or more when the surface 2a is vertically viewed down in plane.
(12) An underfill layer 7 is provided in the gap G between the wiring board 2 and the semiconductor chip 3 and in the neighborhood of the gap G. The underfill layer 7 is formed so as to fill the opening 6a of the solder resist film 6 therewith. The underfill layer 7 serves to seal the gap G therewith and to protect the functional surface 3a, the connecting member 5, and an exposed part of the surface 2a exposed from the opening 6a.
(13) An end electrode 8 that is electrically connected to the connecting member 5 through a wire (not shown) is formed at each end of the wiring board 2. The end electrode 8 leads from the surface 2a of the wiring board 2 to an external connection surface 2b which is the surface on the side opposite the surface 2a via the end face. In the end electrode 8, the semiconductor device 1 can establish an electric connection with other wiring boards (mounting boards).
(14)
(15) In more detail, a substrate 15 in which a plurality of wiring boards 2 are formed is first prepared.
(16) Thereafter, a liquid, photosensitive solder resist film 6 is applied (for example, according to a spin coat method) or is printed onto the whole of a surface 15a of the substrate 15 (i.e., a surface corresponding to the surface 2a of the wiring board 2), and the opening 6a greater in size than the semiconductor chip 3 is formed by exposure and development.
(17) Thereafter, a semiconductor chip 3 having a projection electrode (bump) 18 connected to an electrode of a functional element 4 is prepared. The projection electrode 18 includes a solder material.
(18) Thereafter, the substrate 15 is kept substantially horizontal while directing the surface 15a thereof upward. The semiconductor chip 3 is held while the surface opposite the functional surface 3a is being absorbed by a bonding tool 19 equipped with a heater for heating therein. The semiconductor chip 3 is caused to face the surface 15a of the substrate 15 while directing the functional surface 3a downward.
(19) Thereafter, the projection electrode 18 of the semiconductor chip 3 is positionally adjusted for the contact with a connection pad 16 of the substrate 15, whereafter the bonding tool 19 is lowered so as to bond the semiconductor chip 3 with the substrate 15. In this case, the semiconductor chip 3 is heated by the bonding tool 19, and the solder material of the projection electrode 18 is melted by that heat, whereby the projection electrode 18 and the connection pad 16 are bonded together. As a result, the connecting member 5 by which the substrate 15 and the semiconductor chip 3 are mechanically bonded together is formed. The wiring formed on the surface 15a of the substrate 15 is electrically connected to the functional element 4 of the semiconductor chip 3 by means of the connecting member 5. As shown in
(20) Thereafter, a dispenser 10 is disposed over the periphery of the opening 6a of the solder resist film 6, whereafter the underfill (sealing layer) material 7P is injected from the dispenser 10 into the opening 6a (see
(21) The underfill material 7P enters the gap G between the substrate 15 and the semiconductor chip 3, and spreads on the surface 2a in the gap G by capillarity (see
(22) Thereafter, the substrate 15 is cut into wiring boards 2 (the cutting position is indicated by reference character “C” in
(23) As described above, the opening 6a of the solder resist film 6 is formed such that the semiconductor chip 3 completely falls within the opening 6a when the surface 15a is vertically viewed down in plane. Accordingly, a level difference caused by the opening 6a of the solder resist film 6 can be prevented from locating in the gap G between the substrate 15 and the semiconductor chip 3, and a space over the periphery of the opening 6a can be prevented from being restricted by the semiconductor chip 3.
(24) Therefore, a void can be prevented from being generated that results from taking air into the underfill material 7P when the liquid underfill material 7P is injected into the gap G between the substrate 15 and the semiconductor chip 3. As a result, the reliability of the thus obtained semiconductor device 1 can be improved.
(25) Since the underfill layer 7 has no void, a crack caused by a void does not occur even when the semiconductor device 1 is bonded with another wiring board according to, for example, a reflow method.
(26)
(27) This semiconductor device 21 includes a wiring board 22 and a semiconductor chip 3 connected to the wiring board 22 while causing a functional surface 3a of the semiconductor chip 3 to face a surface 22a of the wiring board 22.
(28) A solder resist film 6 is formed on the surface 22a of the wiring board 22. The solder resist film 6 has an opening 6a that is greater in size than the semiconductor chip 3, in other words, that is formed such that the semiconductor chip 3 completely falls within the opening 6a when the surface 22a is vertically viewed down in plane.
(29) In the wiring board 22, metallic balls 23 are provided on an external connection surface 22b opposite the surface 22a. The metallic balls 23 are re-wired inside the wiring board 22 and/or on the surface of the wiring board 22, and are electrically connected to a connecting member 5 on the side of the surface 22a. The semiconductor device 21 can be bonded with other wiring boards (mounting boards) via the metallic balls 23.
(30) When the semiconductor device 21 is produced, the same producing method as above (see
(31) Although the embodiments of the present invention have been described as above, the present invention can be embodied in other forms. For example, two or more semiconductor chips 3 may be connected to the wiring boards 2 and 22 in a flip chip manner. In this case, the solder resist film 6 can have at least one opening 6a that completely includes each semiconductor chip 3 when the surfaces 2a and 22a are vertically viewed down in plane.
(32) The embodiments of the present invention have been described in detail. However, these are merely concrete examples used to clarify the technical contents of the present invention, and the present invention should not be understood while being limited to these examples, and the spirit and scope of the present invention are limited only by the scope of the appended claims.