Encapsulated semiconductor package
09812386 · 2017-11-07
Assignee
Inventors
- Ronald Patrick Huemoeller (Gilbert, AZ, US)
- Sukianto Rusli (Phoenix, AZ, US)
- David Jon Hiner (Chandler, AZ, US)
Cpc classification
H01L2924/00012
ELECTRICITY
H01L23/481
ELECTRICITY
H01L24/97
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L23/552
ELECTRICITY
H01L2224/82
ELECTRICITY
H01L2224/82
ELECTRICITY
H01L24/91
ELECTRICITY
Y10T29/4913
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2924/00014
ELECTRICITY
Y10T29/49155
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2224/97
ELECTRICITY
H01L23/3128
ELECTRICITY
H01L23/50
ELECTRICITY
H01L23/5389
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/92247
ELECTRICITY
H01L24/19
ELECTRICITY
Y10T29/49146
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
Y10T29/49789
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2224/04105
ELECTRICITY
H01L2224/97
ELECTRICITY
H01L2224/92244
ELECTRICITY
H01L24/73
ELECTRICITY
International classification
H05K7/00
ELECTRICITY
H01L23/498
ELECTRICITY
H01L23/552
ELECTRICITY
Abstract
An encapsulated semiconductor package. As non-limiting examples, various aspects of the present disclosure provide an integrated circuit package comprising a laminate, an integrated circuit die coupled to the laminate, an encapsulant surrounding at least top and side surface of the integrated circuit die, a conductive column extending from the top side of the integrated circuit die to a top side of the encapsulant, and a signal distribution structure on a top side of the encapsulant.
Claims
1. An integrated circuit package, comprising: a laminate comprising: a first laminate surface; a second laminate surface opposite the first laminate surface; and a plurality of side laminate surfaces connecting the first laminate surface and the second laminate surface; an integrated circuit die comprising: a first die surface; a second die surface opposite the first die surface and coupled to the first laminate surface; a plurality of side die surfaces connecting the first die surface and the second die surface; and a bond pad on the first die surface; an encapsulant that surrounds and contacts at least the first die surface and the plurality of side die surfaces, wherein the encapsulant is a single continuous encapsulating material that comprises: a first encapsulant surface; a second encapsulant surface opposite the first encapsulant surface and coupled to the first laminate surface; and a plurality of side encapsulant surfaces connecting the first encapsulant surface and the second encapsulant surface, wherein each of the plurality of side encapsulant surfaces is coplanar with a respective one of the plurality of side laminate surfaces; a metal column comprising: a first column end exposed from the first encapsulant surface; a second column end coupled to the bond pad; and a middle column portion that extends through the encapsulant between the first column end and the second column end; and a redistribution structure formed on the first encapsulant surface, the redistribution structure comprising: a plurality of build-up dielectric layers; a ball pad outside a footprint of the integrated circuit die; and a trace within the plurality of build-up dielectric layers, where the trace extends between the metal column within the footprint of the integrated circuit die and the ball pad and electrically couples the ball pad to the first column end.
2. The integrated circuit package of claim 1, wherein no conductors are exposed at the side laminate surfaces.
3. The integrated circuit package of claim 1, wherein the redistribution structure comprises: a first redistribution structure surface; a second redistribution structure surface opposite the first redistribution structure surface, and coupled to the first encapsulant surface; and a plurality of side redistribution structure surfaces connecting the first redistribution structure surface and the second redistribution structure surface, wherein each of the plurality of side redistribution structure surfaces is coplanar with a respective one of the plurality of side encapsulant surfaces and with a respective one of the side laminate surfaces.
4. The integrated circuit package of claim 1, wherein the trace directly contacts and is sandwiched between two of the plurality of build-up dielectric layers.
5. The integrated circuit package of claim 1, wherein the metal column comprises plated metal having a maximum width that is wider than a width of the bond pad.
6. The integrated circuit package of claim 1, wherein at least a portion of the middle column portion of the metal column is tapered.
7. The integrated circuit package of claim 6, wherein the first column end is wider than the second column end.
8. The integrated circuit package of claim 1, wherein at least a portion of the middle column portion of the metal column is cylindrical.
9. The integrated circuit package of claim 1, wherein the first column end is coplanar with the first encapsulant surface.
10. The integrated circuit package of claim 1, wherein each of the plurality of build-up dielectric layers is formed of a dielectric material other than a photo-sensitive material.
11. The integrated circuit package of claim 1, comprising conductive balls coupled to the second laminate surface, and wherein in a cross-sectional view of the integrated circuit package, a majority of conductive balls coupled to the second laminate surface are entirely outside a footprint of the integrated circuit die.
12. An integrated circuit package, comprising: a package layer comprising a first package layer surface on a top side of the package layer and a plurality of perimeter package layer surfaces bordering the first package layer surface; an integrated circuit die coupled to the first package layer surface, and comprising: a first die surface on a top side of the integrated circuit die; a plurality of perimeter die surfaces bordering the first die surface; and a bond pad on the first die surface; an encapsulant that surrounds at least the first die surface and the plurality of perimeter die surfaces, and comprises a first encapsulant surface on a top side of the encapsulant and a plurality of perimeter encapsulant surfaces bordering the first encapsulant surface; a metal column passing through the encapsulant, and comprising a first column end exposed from the encapsulant and a second column end coupled to the bond pad, wherein the metal column has a maximum width that is wider than a width of the bond pad; a first build-up dielectric layer (DL) coupled to the encapsulant, the first build-up dielectric layer comprising a first DL side on a top side of the first build-up DL and a second DL side opposite the first DL side; an aperture in the first build-up dielectric layer extending directly between the first DL side and the second DL side, the aperture causing at least a portion of the first column end to be uncovered by the first build-up dielectric layer; a trace coupled to the first build-up dielectric layer, wherein at least a portion of the trace is in the aperture and coupled to the metal column through the aperture, and the trace extends away from the metal column in a direction parallel to the first encapsulant surface; and a conductive pad coupled to the trace.
13. The integrated circuit package of claim 12, comprising a second build-up dielectric layer coupled to the first build-up dielectric layer, wherein the second build-up dielectric layer covers and contacts the trace.
14. The integrated circuit package of claim 13, comprising a second aperture in the second build-up dielectric layer that exposes the conductive pad through the second build-up dielectric layer, and wherein: the conductive pad is positioned entirely outside a footprint of the integrated circuit die; the trace is positioned both inside and outside the footprint of the integrated circuit die; and the conductive pad comprises a solder ball pad.
15. The integrated circuit package of claim 12, wherein each of the plurality of perimeter package layer surfaces is coplanar with a respective one of the perimeter encapsulant surfaces.
16. The integrated circuit package of claim 15, wherein each of the plurality of perimeter package layer surfaces is coplanar with a respective side surface of the first build-up dielectric layer.
17. The integrated circuit package of claim 12, wherein the package layer comprises a laminate coupled to the encapsulant and to the integrated circuit die.
18. The integrated circuit package of claim 12, wherein the package layer comprises an insulative film layer.
19. An integrated circuit package, comprising: an electronic component comprising a first component surface and a plurality of perimeter component surfaces bordering the first component surface; an encapsulant that surrounds at least the first component surface and the plurality of perimeter component surfaces, and comprises a first encapsulant surface on a top side of the encapsulant and a plurality of perimeter encapsulant surfaces bordering the first encapsulant surface; a conductive column passing through the encapsulant, and comprising a first column end exposed from the encapsulant and a second column end coupled to the first component surface; a first build-up dielectric layer (DL) coupled to the encapsulant, wherein the first build-up DL comprises a center DL portion directly above a center portion of the encapsulant and having a center vertical DL thickness, and a peripheral DL portion at a periphery of the encapsulant and having a peripheral vertical thickness that is substantially different from the center vertical thickness; a trace over the encapsulant, wherein the trace contacts the first build-up dielectric layer, and is electrically coupled to the first column end, and wherein the trace extends laterally from the first column end toward a lateral outer edge of the integrated circuit package; and a conductive attachment pad coupled to the trace.
20. The integrated circuit package of claim 19, wherein the first build-up dielectric layer covers at least a portion of at least one of the perimeter encapsulant surfaces.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9) In the following description, the same or similar elements are labeled with the same or similar reference numbers.
DETAILED DESCRIPTION
(10) In accordance with one embodiment, referring to
(11) Via holes are laser-ablated through encapsulation 12D and conductive material is deposited within via holes to form vias 22A, 22B, 22C.
(12) Referring now to
(13) Referring now to
(14) More particularly, in accordance with the present invention, a semiconductor package and a method for manufacturing a semiconductor package that include a metal layer formed atop a semiconductor package encapsulation and connected to an internal substrate of the semiconductor package by blind vias and/or terminals on the bottom side of the encapsulation by through vias is presented.
(15) While the exemplary embodiments depict ball grid array packages, it will be understood by those skilled in the art, that the techniques in accordance with the present invention can be extended to other types of semiconductor packages. The exemplary embodiments also show wirebond die connections within the semiconductor package, but it will be understood that any type of internal die and die mounting can be used within the semiconductor package embodiments of the present invention.
(16) Referring now to
(17) Semiconductor package 10A includes a die 16 mounted to a substrate 14A that includes lands 18 to which solder ball terminals may be attached or that may be connected with a conductive paste to form a LGA mounted semiconductor package. Encapsulation 12A surrounds die 16 and substrate 14A, although substrate 14A may alternatively be exposed on a bottom side of semiconductor package 10A. Electrical connections 15, sometimes called bond pads, of die 16 are connected to circuit patterns 17 on substrate 14A via wires 19, but the type of die mounting is not limiting, but exemplary and other die mounting types may be used such as flip-chip die mounting. Additionally, while substrate 14A is depicted as a film or laminate-type mounting structure, lead frame and other substrate technologies may be used within the structures of the present invention.
(18) Referring now to
(19) The next type of via hole is provided by laser-ablating through encapsulation 12A to reach circuit pattern 17 so that connection may be made through substrate 14A circuit patterns to die 16 electrical terminals, to lands 18 or both. The last type of via is provided by laser-ablating through encapsulation 12A to reach electrical connections 15 of die 16 so that direct connection to the circuits of die 16 can be made from a piggybacked semiconductor package. Each of via holes 20A, 20B and 20C is depicted as a via hole having a conical cross-section, which is desirable for providing uniform plating current density during a plating process. However, via holes 20A, 20B and 20C may alternatively be made cylindrical in shape if the advantage of cylindrical cross-section is not needed, for example if a conductive paste is used to fill the via holes.
(20) Referring now to
(21) Referring now to
(22) Next, as shown in
(23) After formation of metal layer 26, plating 28 may be applied as shown in
(24) Then, as shown in
(25) Solder balls 34 may be attached to bottom-side terminals 18 of semiconductor package step 10G to yield a completed ball-grid-array (BGA) package 10H that is ready for mounting on a circuit board or other mounting location. Alternatively, as with all depicted final semiconductor packages described herein below, the step illustrated in
(26) A “tinning” coat of solder 32 may be applied to the top side of semiconductor package 10H as illustrated by
(27) Next, components are mounted on the top side of semiconductor package 10H and attached to metal layer 26 as illustrated in
(28) After attachment and interconnection of die 16A, as shown in
(29) Another alternative embodiment of the present invention is shown in
(30)
(31)
(32)
(33) Illustratively, assembly 400 includes an assembly substrate 414 comprising a plurality of substrates 14C integrally connected together. Substrates 14C are substantially similar to substrate 14C illustrated in
(34) Further, assembly 400 includes an assembly encapsulant 412, e.g., a single integral layer of encapsulant encapsulating assembly substrate 414, corresponding to a plurality of the encapsulations 12D illustrated in
(35) Referring now to
(36)
(37) Buildup dielectric layer 502 is an electrically insulating material. Illustratively, buildup dielectric layer 502 is epoxy molding compound (EMC) molded on principal surface 412P of assembly encapsulant 412. In another example, buildup dielectric layer 502 is a liquid encapsulant that has been cured. In yet another example, buildup dielectric layer 502 is a single sided adhesive dielectric layer which is adhered on principal surface 412P of assembly encapsulant 412. Although various examples of buildup dielectric layer 502 are set forth, the examples are not limiting, and it is to be understood that other dielectric materials can be used to form buildup dielectric layer 502.
(38) Laser-ablated artifacts 504, e.g., openings, are formed in buildup dielectric layer 502 using laser ablation in one embodiment. Illustratively, laser-ablated artifacts 504 include via holes 506 and channels 508. Laser-ablated artifacts 504 extend through buildup dielectric layer 502 and expose portions of metal layer 26.
(39)
(40) Filling laser-ablated artifacts 504 creates an electrically conductive pattern 604 within first buildup dielectric layer 502. Illustratively, via holes 506 and channels 508 (
(41) Vias 606 and traces 608 are electrically connected to the pattern of metal layer 26. In one example, vias 606 are vertical conductors extending through buildup dielectric layer 502 in a direction substantially perpendicular to the plane formed by a principal surface 502P of buildup dielectric layer 502. Traces 608 are horizontal conductors extending parallel to the plane formed by a principal surface 502P of buildup dielectric layer 502. Traces 608 extend entirely through buildup dielectric layer 502 as shown in
(42) Further, it is understood that the operations of forming a buildup dielectric layer, forming laser-ablated artifacts in the buildup dielectric layer, and filling the laser-ablated artifacts with an electrically conductive material to form an electrically conductive pattern can be performed any one of a number of times to achieve the desired redistribution. Such an example is set forth below in reference to
(43)
(44) Buildup dielectric layer 702 is an electrically insulating material. In one embodiment, buildup dielectric layer 702 is formed of the same material and in a similar manner as buildup dielectric layer 502, and so formation of buildup dielectric layer 702 is not discussed in detail.
(45) Laser-ablated artifacts 704, e.g., openings, are formed in buildup dielectric layer 702 using laser ablation in one embodiment. Illustratively, laser-ablated artifacts 704 include via holes, channels, solder ball pad openings and/or SMT pad openings. Laser-ablated artifacts 704 extend through buildup dielectric layer 702 and expose portions of metal layer 602.
(46)
(47) Illustratively, copper is plated and reduced to fill laser-ablated artifacts 704.
(48) Filling laser-ablated artifacts 704 creates an electrically conductive pattern 804. Illustratively, electrically conductive pattern 804 includes electrically conductive vias, traces, solder ball pads, and/or SMT pads. Electrically conductive pattern 804 is electrically connected to electrically conductive pattern 604 through buildup dielectric layer 702.
(49)
(50) As shown in
(51) Although the formation of a plurality of individual semiconductor packages 410 using assembly 400 is set forth above, in light of this disclosure, those of skill the art will understand that semiconductor packages 410 can be formed individually, if desired.
(52)
(53) Semiconductor package 1010 includes a first buildup dielectric layer 902A and a second buildup dielectric layer 904A. First buildup dielectric layer 902A and second buildup dielectric layer 904A of semiconductor package 1010 of
(54) Referring now to
(55) First buildup dielectric layer 902A includes a horizontal portion 1002 and sidewalls 1004. Horizontal portion 1002 contacts principal surface 12P of encapsulation 12D. Sidewalls 1004 extend perpendicularly from horizontal portion 1002 to substrate 14C and contact sides 12S of encapsulation 12D.
(56) Similarly, second buildup dielectric layer 904A entirely encloses first buildup dielectric layer 902A. More particularly, second buildup dielectric layer 904A forms a cap that entirely encloses first buildup dielectric layer 902A. Second buildup dielectric layer 904A is formed on and directly contacts the horizontal portion 1002 and sidewalls 1004 of first buildup dielectric layer 902A. Further, second buildup dielectric layer 904A contacts the upper surface of substrate 14C directly adjacent first buildup dielectric layer 902A.
(57) Second buildup dielectric layer 904A includes a horizontal portion 1022 and sidewalls 1024. Horizontal portion 1022 contacts horizontal portion 1002 of first buildup dielectric layer 902A. Sidewalls 1024 extend perpendicularly from horizontal portion 1022 to substrate 14C and contact sidewalls 1004 of first buildup dielectric layer 902A.
(58) Semiconductor packages 410, 1010 (
(59) A “tinning” coat of solder may be applied to the metal layer 802 to prepare for mounting of top side components. The solder is similar to solder 32 as illustrated in
(60) Next, components are mounted on the top surface of semiconductor package 410, 1010 and attached to metal layer 802 in a manner similar to that illustrated in
(61) The drawings and the forgoing description give examples of the present invention. The scope of the present invention, however, is by no means limited by these specific examples. Numerous variations, whether explicitly given in the specification or not, such as differences in structure, dimension, and use of material, are possible. The scope of the invention is at least as broad as given by the following claims.