SOI SUBSTRATE AND MANUFACTURING METHOD THEREOF
20170256616 · 2017-09-07
Inventors
Cpc classification
H01L27/1203
ELECTRICITY
H01L21/76254
ELECTRICITY
H01L21/26533
ELECTRICITY
H01L21/324
ELECTRICITY
International classification
H01L21/84
ELECTRICITY
H01L21/762
ELECTRICITY
H01L29/06
ELECTRICITY
H01L27/12
ELECTRICITY
H01L21/324
ELECTRICITY
Abstract
The present invention application provides a method for manufacturing a SOI substrate, and the method comprising: providing a first semiconductor substrate; growing a first insulating layer on a top surface of the first semiconductor substrate for forming a first wafer; implanting a deuterium and hydrogen co-doping layer at a certain pre-determined depth of the first wafer; providing a second substrate; growing a second insulating layer on a top surface of the second semiconductor substrate for forming a second wafer; bonding the first wafer with the second wafer; annealing the first wafer and second wafer; separating a part of the first wafer from the second wafer; and forming a deuterium and hydrogen co-doping semiconductor layer on the second wafer.
Claims
1. A silicon on insulator substrate, comprising: a semiconductor substrate; an insulating layer grown on a top surface of the semiconductor substrate; and a deuterium and hydrogen co-doping semiconductor layer grown on a top surface of the insulating layer.
2. The silicon on insulator substrate according to claim 1, wherein a material of the semiconductor substrate includes IV group element, silicon-germanium (SiGe), III-V group compound, III group-nitrogen compound, or II-VI group compound.
3. The silicon on insulator substrate according to claim 1, wherein a thickness of the deuterium and hydrogen co-doping semiconductor layer is between 50 Å and 50000 Å.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0010] Exemplary embodiments will be more readily understood from the following detailed description when read in conjunction with the appended drawing, in which:
[0011]
[0012]
DETAILED DESCRIPTION
[0013] For a more complete understanding of the present disclosure and its advantages, reference is now made to the following description taken in conjunction with the accompanying drawings, in which like reference numbers indicate like features. Persons having ordinary skill in the art will understand other varieties for implementing example embodiments, including those described herein.
[0014]
[0015] Step101(S101): providing a first semiconductor substrate;
[0016] Step102(S102): growing a first insulating layer on a bottom surface of the first semiconductor substrate for forming a first wafer;
[0017] Step103(S103): Deuterium and hydrogen being used for source gases, and irradiating the first semiconductor substrate via a deuterium and hydrogen ions co-beam for forming a deuterium and hydrogen co-doping layer to a pre-determined depth from a top surface of the first insulating layer;
[0018] Step104(S104): providing a second semiconductor substrate;
[0019] Step105(S105): growing a second insulating layer on a top surface of the second semiconductor substrate for forming a second wafer;
[0020] Step106(S106): bonding the first wafer with the second wafer in a face to face manner;
[0021] Step107(S107): annealing the first wafer and the second wafer;
[0022] Step108(S108): separating a part of the first wafer from the second wafer; and
[0023] Step109(S109): forming a deuterium and hydrogen co-doping semiconductor layer on the second wafer;
[0024] Step110(S110): reusing the separated part of the first wafer.
[0025] In order to describe the method for manufacturing the silicon on insulator more specifically,
[0026] The first step is referred to
[0027] The next process is referred to
[0028] The next process is referred to
[0029] The next step is referred to
[0030] The next process is referred to
[0031] The next step is referred to
[0032] The next step is referred to
[0033] The next step is referred to
[0034] It is worth noting that the separated part of the first wafer 106 may further be proceeded with chemical-mechanical polishing (CMP) and cleaned, so that the separated part of the first wafer 106 may be reused for economizing on cost. The second wafer 106 bonded with the deuterium and hydrogen co-doping semiconductor layer 400 may further be heated to 10000 degrees centigrade, and time for heating the second wafer 106 is between 30 minutes and 8 hours.
[0035] Because a dangling bond has a higher activity, a trap center may be produced to cause that an electron is bonded with an electron hole once again. Consequently a resilience of a semiconductor device to hot carrier effects is decreased. This invention provides a SOI substrate for manufacturing a semiconductor device. The SOI substrate can reduce a parasitic capacitance between a drain and a source of the semiconductor device, deuterium atoms (or deuterium ions) doped in the SOI substrate may be diffused into an interface between a gate oxide and the SOI substrate after growing the gate oxide on the SOI substrate, and deuterium atoms (or deuterium ions) are covalently bonded to semiconductor atoms for eliminating the dangling bond and increasing the resilience of the semiconductor device to hot carrier effects. Moreover, the method for manufacturing the SOI substrate doesn't need a very high deuterium pressure, and the cost for manufacturing the SOI substrate can be reduced substantially.
[0036] While various embodiments in accordance with the disclosed principles have been described above, it should be understood that they are presented by way of example only, and are not limiting. Thus, the breadth and scope of exemplary embodiment(s) should not be limited by any of the above-described embodiments, but should be defined only in accordance with the claims and their equivalents issuing from this disclosure. Furthermore, the above advantages and features are provided in described embodiments, but shall not limit the application of such issued claims to processes and structures accomplishing any or all of the above advantages.