Integrated circuit packages and methods for forming the same
10770366 ยท 2020-09-08
Assignee
Inventors
- Chia-Wei Tu (Chunan, TW)
- Hsien-Wei Chen (Hsinchu, TW)
- Tsung-Fu Tsai (Changhua, TW)
- Wen-Hsiung Lu (Tainan, TW)
- Yian-Liang Kuo (Hsinchu, TW)
Cpc classification
H01L2224/13024
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L21/78
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/05186
ELECTRICITY
H01L2224/05186
ELECTRICITY
H01L2224/05548
ELECTRICITY
H01L24/15
ELECTRICITY
H01L2224/05022
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/05567
ELECTRICITY
H01L2224/94
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L23/585
ELECTRICITY
H01L2224/13022
ELECTRICITY
H01L2224/94
ELECTRICITY
International classification
H01L21/78
ELECTRICITY
H01L23/58
ELECTRICITY
Abstract
A method includes forming an electrical connector over a substrate of a wafer, and molding a polymer layer, with at least a portion of the electrical connector molded in the polymer layer. A first sawing step is performed to form a trench in the polymer layer. After the first sawing step, a second sawing step is performed to saw the wafer into a plurality of dies.
Claims
1. A method comprising: forming a solder region on a wafer, wherein the wafer comprises a plurality of chips, with the solder region being in a first chip of the plurality of chips; forming a dielectric layer to embed a portion of the solder region in the dielectric layer, wherein the dielectric layer comprises a first portion and a second portion; thinning the first portion of the dielectric layer without thinning the second portion of the dielectric layer; and sawing the wafer to separate the plurality of chips from each other, wherein the sawing comprises using a feature underlying the thinned first portion of the dielectric layer for alignment.
2. The method of claim 1, wherein the thinning results in a trench to be formed in the dielectric layer, wherein the trench extends into the first chip.
3. The method of claim 2, wherein the trench further extends into a scribe line, with the scribe line separating the first chip and a second chip from each other.
4. The method of claim 1, wherein after the thinning, a remaining portion of the first portion of the dielectric layer is left, and has a thickness allowing the feature directly underlying the remaining portion to be visible through the remaining portion.
5. The method of claim 1, wherein before the thinning, the first portion of the dielectric layer is thick enough to prevent the feature from being visible through the first portion of the dielectric layer.
6. The method of claim 1, wherein the dielectric layer comprises a molding compound.
7. The method of claim 1, wherein the thinning is performed using a blade.
8. The method of claim 1, wherein the thinned first portion of the dielectric layer has a first thickness in a range between about 1 percent and about 40 percent of a second thickness of the second portion of the dielectric layer.
9. The method of claim 1, wherein the feature used for aligning comprises a seal ring in the first chip.
10. A method comprising: forming a first electrical connector and a second electrical connector on a first chip and a second chip of a wafer; molding the first electrical connector and the second electrical connector to be partially in a molding compound; performing a first sawing process to form a trench in the molding compound, wherein the trench comprises a first portion extending into the first chip, wherein after the first sawing process, a conductive feature is visible through a remaining portion of the molding compound directly underlying the trench; and after the first sawing process, performing a second sawing process to saw through a scribe line that separates the first chip and the second chip from each other, wherein in the second sawing process, the conductive feature is used as an alignment mark.
11. The method of claim 10, wherein the trench further extends into the scribe line, and a kerf of the second sawing process passes through the scribe line.
12. The method of claim 11, wherein the trench further extends into the second chip.
13. The method of claim 10, wherein the conductive feature comprises a seal ring.
14. The method of claim 10, wherein sidewalls of the trench are tilted, and wherein a bottom of the trench is substantially flat.
15. The method of claim 10, wherein the first sawing process is performed using a blade.
16. The method of claim 10, wherein before the first sawing process, the conductive feature is not visible through the molding compound.
17. The method of claim 10, wherein after the second sawing process, a notch ring is generated in a peripheral region of the first chip.
18. A method comprising: molding a wafer comprising a first chip and a second chip with a molding compound, wherein a solder region in the first chip is partially molded in the molding compound; performing a thinning process to thin the molding compound, until a feature underlying the molding compound is visible; and after the thinning process, performing a die-saw process to separate the first chip and the second chip from each other, wherein the feature is used as an alignment mark.
19. The method of claim 18, wherein when the feature is used as the alignment mark, a remaining portion of the molding compound remains directly over the alignment mark, and the feature is viewed through the remaining portion of the molding compound.
20. The method of claim 18, wherein before the thinning process, the feature is not visible through the molding compound.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
(2)
(3)
(4)
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
(5) The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are illustrative, and do not limit the scope of the disclosure.
(6) A package and the methods of forming the same are provided in accordance with an embodiment. The intermediate stages of manufacturing the package in accordance with various embodiments are illustrated. The variations of the embodiment are also discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
(7) Referring to
(8) Metal pad 28 is formed over interconnect structure 22. Metal pad 28 may comprise aluminum (Al), copper (Cu), silver (Ag), gold (Au), nickel (Ni), tungsten (W), alloys thereof, and/or multi-layers thereof. Metal pad 28 may be electrically coupled to semiconductor devices 24, for example, through the underlying interconnect structure 22. Passivation layer 30 may be formed to cover edge portions of metal pad 28. In an exemplary embodiment, passivation layer 30 is formed of a silicon oxide layer and a silicon nitride layer over the silicon oxide layer, although other dielectric materials may be used. An opening is formed in passivation layer 30.
(9) Each of chips 110 includes a seal ring 26 that is formed adjacent to the respective peripheral region. It is appreciated that each of chips 110 may include more seal rings, with the outer seal rings encircling the inner seal rings, although one seal ring 26 is illustrated. Referring to
(10) Polymer layer 32 is formed over passivation layer 30. In some embodiments, polymer layer 32 is a polyimide layer, and hence is referred to as polyimide layer 32 hereinafter, although it may also be formed of other polymers. Polyimide layer 32 extends into the opening in passivation layer 30. A center portion of metal pad 28 is not covered by polyimide layer 32.
(11) Next, as shown in
(12)
(13) Referring to
(14)
(15) Next, as shown in
(16) In
(17) In some embodiments, the cross-sectional view of trench 56 has an inverse trapezoid shape, with top width W1 greater than bottom width W2. Bottom surface 56A of trench 56 may be substantially flat, as illustrated, or may be sloped. Edges 56B of trench 56 may be slanted, as shown in
(18) Trench 56 comprises a portion in scribe line 112. Furthermore, trench 56 may extend into chips 110 that are on the opposite sides of scribe line 112. In some embodiments, trench 56 overlaps a portion of seal ring 26. The edge 56B of trench 56 may overlap seal ring 26, or may be on the inner side (the left side of left seal ring 26 and the right side of right seal ring 26) of seal ring 26. In alternative embodiments, trench 56 does not overlap seal ring 26, and dashed lines 56B schematically illustrate the positions of the edges of trench 56 in these embodiments.
(19) Referring to
(20)
(21) In the embodiments, two sawing steps are performed. The first sawing step results in the thinning of the portion of polymer layer 54 that is close to the peripheral of chips 110 (
(22) In accordance with embodiments, a method includes forming an electrical connector over a substrate of a wafer, and molding a polymer layer, with at least a portion of the electrical connector molded in the polymer layer. A first sawing step is performed to form a trench in the polymer layer. After the first sawing step, a second sawing step is performed to saw the wafer into a plurality of dies.
(23) In accordance with other embodiments, a method includes forming a Post-Passivation Interconnect (PPI) over a substrate of a wafer, forming an electrical connector over and electrically coupled to the PPI, and molding a polymer layer over the PPI, wherein a lower portion of the electrical connector is molded in the polymer layer. A first sawing step is performed to form a trench in the polymer layer, wherein the trench includes a portion in a scribe line between a first chip and a second chip of the wafer. After the first sawing step, a second sawing step is performed to saw through the scribe line and to separate the first and the second chips from each other, wherein a kerf of the second sawing step passes through a middle portion of the trench.
(24) In accordance with yet other embodiments, a chip includes a substrate, an electrical connector over the substrate, and a polymer layer overlying the substrate. A lower portion of the electrical connector is in the polymer layer. A notch ring includes portions adjacent to edges of the chip. The notch ring further extends from edges of the chip inwardly toward a center of the chip.
(25) Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the disclosure.