Dummy flip chip bumps for reducing stress
10734347 ยท 2020-08-04
Assignee
Inventors
- Sheng-Yu Wu (Hsinchu, TW)
- Tin-Hao Kuo (Hsinchu, TW)
- Chita Chuang (Hsinchu, TW)
- Chen-Shien Chen (Zhubei, TW)
Cpc classification
H01L2924/15787
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/0401
ELECTRICITY
H01L2224/1403
ELECTRICITY
H01L2224/14179
ELECTRICITY
H01L2224/14152
ELECTRICITY
H01L23/53238
ELECTRICITY
H01L2924/15788
ELECTRICITY
H01L2224/0345
ELECTRICITY
H01L21/563
ELECTRICITY
H01L23/585
ELECTRICITY
H01L2224/05008
ELECTRICITY
H01L2924/15787
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/03912
ELECTRICITY
H01L23/522
ELECTRICITY
H01L2224/17517
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2021/60255
ELECTRICITY
H01L2224/16237
ELECTRICITY
H01L2224/13024
ELECTRICITY
H01L2224/81101
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/81007
ELECTRICITY
H01L2224/05186
ELECTRICITY
H01L2224/16238
ELECTRICITY
H01L2224/05186
ELECTRICITY
H01L2224/81191
ELECTRICITY
H01L23/3171
ELECTRICITY
H01L2224/05022
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/15788
ELECTRICITY
H01L2224/0345
ELECTRICITY
H01L2224/13022
ELECTRICITY
H01L2224/05569
ELECTRICITY
International classification
H01L23/58
ELECTRICITY
Abstract
A device includes a metal pad over a substrate. A passivation layer includes a portion over the metal pad. A post-passivation interconnect (PPI) is electrically coupled to the metal pad, wherein the PPI comprises a portion over the metal pad and the passivation layer. A polymer layer is over the PPI. A dummy bump is over the polymer layer, wherein the dummy bump is electrically insulated from conductive features underlying the polymer layer.
Claims
1. A method comprising: bonding a package component to a device die, wherein the bonding comprises: bonding a first solder region to be between and joining to both of an electrical connector of the device die and a metal trace of the package component, wherein the first solder region contacts a bottom surface and sidewalls of the metal trace, and the metal trace is in a surface dielectric layer of the package component; and contacting a second solder region to a bottom surface of the surface dielectric layer or a bond pad of the package component, wherein the bond pad is in the surface dielectric layer, and wherein the second solder region is joined to a dummy bump of the device die.
2. The method of claim 1 further comprising forming the device die comprising: forming an additional dielectric layer; and forming the dummy bump over the additional dielectric layer, with an entirety of a bottom surface of the dummy bump contacting a top surface of the additional dielectric layer.
3. The method of claim 2, wherein the dummy bump is electrically disconnected from all conductive components that are lower than the top surface of the additional dielectric layer.
4. The method of claim 1, wherein after the bonding, the dummy bump is electrically floating.
5. The method of claim 1, wherein the first solder region extends into an opening in the surface dielectric layer of the package component.
6. The method of claim 5 further comprising, after the package component is bonded to the device die, dispensing an underfill between the package component and the device die, wherein the underfill extends into the opening in the surface dielectric layer.
7. The method of claim 1, wherein the second solder region contacts the bottom surface of the surface dielectric layer.
8. The method of claim 1, wherein the second solder region is bonded to the bond pad in the surface dielectric layer.
9. A method comprising: forming a polymer layer over a conductive feature; forming a first opening in the polymer layer to reveal the conductive feature; depositing a blanket Under-Bump Metallurgy (UBM) layer, wherein the blanket UBM layer comprises a first portion extending into the first opening, and a second portion over a portion of the polymer layer, with an entirety of the second portion of the UBM layer being in contact with a top surface of the portion of the polymer layer; forming a mask layer over the polymer layer, wherein the mask layer comprises: a second opening, with the first opening and the second opening joined to each other; and a third opening overlapping the portion of the polymer layer; and forming a metal bump and a dummy metal bump, wherein the metal bump extends into the first opening and the second opening, and the dummy metal bump is in the third opening, respectively, and wherein the metal bump and the dummy metal bump comprise the first portion and the second portion, respectively, of the blanket UBM layer.
10. The method of claim 9 further comprising: bonding the metal bump to a metal trace in a package component through a first solder region, wherein the first solder region extends into a surface dielectric layer in the package component, and the first solder region contacts opposite sidewalls of the metal trace.
11. The method of claim 10 further comprising bonding the dummy metal bump to an electrically floating conductive feature in the package component through a second solder region.
12. The method of claim 10 further comprising putting a first surface of a second solder region into contact with the surface dielectric layer, wherein the second solder region further comprises a second surface contacting the dummy metal bump.
13. The method of claim 10 further comprising, after the bonding, filling an underfill between the polymer layer and the package component.
14. The method of claim 13, wherein the underfill extends into an opening in the surface dielectric layer.
15. The method of claim 9, wherein the dummy metal bump is electrically insulated from all conductive features inside or under the polymer layer.
16. The method of claim 9, wherein the metal bump and the dummy metal bump are formed through a same plating process.
17. A method comprising: simultaneously forming a metal bump and a dummy metal bump, wherein the metal bump penetrates through a dielectric layer to contact a conductive feature, and the dummy metal bump is over and contacts a top surface of the dielectric layer; bonding the metal bump to a metal trace of a package component through a first solder region, wherein the first solder region contacts opposite sidewalls of the metal trace; and contacting a second solder region to a surface dielectric layer or a metal pad of the package component, wherein the second solder region further contacts the dummy metal bump.
18. The method of claim 17, wherein the bonding the metal bump and the contacting the second solder region are performed in a same process.
19. The method of claim 17, wherein the first solder region extends into the surface dielectric layer of the package component, and the second solder region is outside of the surface dielectric layer.
20. The method of claim 19 further comprising, after the bonding, filling an underfill, wherein the underfill extends into the surface dielectric layer of the package component.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
(2)
(3)
(4)
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
(5) The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative, and do not limit the scope of the disclosure.
(6) A package structure comprising dummy bumps and the method of forming the same are provided in accordance with an embodiment. The intermediate stages of manufacturing various embodiments are illustrated. The variations of the embodiment are then discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
(7) Referring to
(8) When wafer 10 is a device wafer, integrated circuit devices such as transistors (schematically illustrated as 21) are formed at the surface of semiconductor substrate 20. Wafer 10 may further include inter-layer dielectric (ILD) 22 over semiconductor substrate 20, and metal layers 24 over ILD 22. Metal layers 24, which include metal lines 26, are formed in dielectric layers 25, wherein metal lines 26 are further interconnected by vias 28. In an embodiment, dielectric layers 25 are formed of low-k dielectric materials. The dielectric constants (k values) of the low-k dielectric materials may be less than about 2.8, or less than about 2.5, for example. Metal lines 26 and vias 28 may be formed of copper or copper alloys, although they can also be formed of other metals.
(9) Metal pad 30 is formed over metal layers 24, and may by electrically coupled to metal lines 26 and vias 28. Metal pad 30 may be aluminum pads or aluminum-copper pads, and hence is alternatively referred to as aluminum pad 30 hereinafter, although other metallic materials may be used. Passivation layer 32 is formed over metal layers 24. A portion of passivation layer 32 may cover edge portions of aluminum pad 30. The central portion of aluminum pad 30 is exposed through the opening in passivation layer 32. Passivation layer 32 may be a single layer or a composite layer, and may be formed of a non-porous material. In an embodiment, passivation layer 32 is formed of a composite layer comprising a silicon oxide layer (not shown), and a silicon nitride layer (not shown) over the silicon oxide layer. Passivation layer 32 may also be formed of un-doped silicate glass (USG), silicon oxynitride, and/or the like.
(10) Polymer layer 36 is formed over passivation layer 32. Polymer layer 36 may be formed of a polymer such as an epoxy, polyimide, benzocyclobutene (BCB), polybenzoxazole (PBO), and the like. The formation methods include spin coating or other methods. Polymer layer 36 is patterned to form an opening, through which aluminum pad 30 is exposed. The patterning of polymer layer 36 may include photo lithography techniques. A curing may then be performed to cure polymer layer 36. Post-passivation interconnect (PPI) 38 is formed to electrically couple to aluminum pad 30 through the opening in polymer layer 36. PPI 38 is such named since the formation of PPI 38 is after the formation of passivation layer 32. PPI 38 may be formed of pure copper, substantially pure copper, a copper alloy, or other metals or metal alloys. PPI 38 may further include a nickel-containing layer. The formation methods include electro plating, electroless plating, sputtering, chemical vapor deposition methods, and the like.
(11)
(12) Referring to
(13)
(14) Next, as also shown in
(15) Referring to
(16)
(17) After the formation of electrical connectors 60 and dummy bumps 62, wafer 10 may be sawed into dies, wherein one of the dies is shown as package component 100 in
(18) Dummy bump 62 may be in physical contact with dielectric layer 210 that is at the surface of package component 200. Accordingly, dummy bump 62 may be insulated from all metal features in package component 200, and may be electrically floating. Alternatively, dummy bump 62 may be bonded to bond pad 212, which is marked using dashed lines, in package component 200. However, bond pad 212 is not electrically coupled to any other conductive feature on the opposite side of package component 200, and may not be electrically coupled to any other conductive feature inside package component 200.
(19)
(20) In the embodiments, dummy bump 62 (
(21) In accordance with embodiments, a device includes a metal pad over a substrate. A passivation layer includes a portion over the metal pad. A PPI is electrically coupled to the metal pad, wherein the PPI comprises a portion over the metal pad and the passivation layer. A polymer layer is over the PPI. A dummy bump is over the polymer layer, wherein the dummy bump is electrically insulated from conductive features underlying the polymer layer.
(22) In accordance with other embodiments, a device includes a first package component having an electrical connector, and a second package component bonded to the first package component through the first electrical connector. A dummy bump is located between the first package component and the second package component. The dummy bump is electrically insulated from conductive features in at least one of the first package component and the second package component.
(23) In accordance with yet other embodiments, a method of forming a package component includes forming a passivation layer having a portion over a metal pad, and forming a PPI electrically coupled to the metal pad. The PPI has a portion over the metal pad and the passivation layer. A polymer layer is formed over the PPI. An electrical connector is formed over and electrically coupled to the PPI, wherein the electrical connector includes a portion over a top surface of the polymer layer. A dummy bump is formed over the polymer layer, wherein the dummy bump is insulated from all conductive features under the polymer layer.
(24) Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the disclosure.