Structure and method to improve FAV RIE process margin and Electromigration
11710658 ยท 2023-07-25
Assignee
Inventors
- Benjamin David Briggs (Waterford, NY, US)
- Joe Lee (Albany, NY, US)
- Theodorus Eduardus Standaert (Clifton Park, NY, US)
Cpc classification
H01L21/76897
ELECTRICITY
H01L23/5226
ELECTRICITY
H01L21/76849
ELECTRICITY
H01L21/76834
ELECTRICITY
H01L21/76831
ELECTRICITY
H01L21/76816
ELECTRICITY
H01L21/76877
ELECTRICITY
H01L21/76883
ELECTRICITY
International classification
H01L21/768
ELECTRICITY
H01L23/522
ELECTRICITY
Abstract
A method of forming fully aligned vias in a semiconductor device, the method including forming a first level interconnect line embedded in a first interlevel dielectric (ILD), selectively depositing a dielectric on the first interlevel dielectric, laterally etching the selectively deposited dielectric, depositing a dielectric cap layer and a second level interlevel dielectric on top of the first interlevel dielectric, and forming a via opening.
Claims
1. A method of forming fully aligned vias in a semiconductor device, the method comprising: forming a first level interconnect line embedded in a first interlevel dielectric (ILD); recessing the first level interconnect line to form a recess in the first interlevel dielectric; laterally etching the exposed upper portion of the first interlevel dielectric bordering the recess; depositing a dielectric cap layer on the first level interconnect line and on the first interlevel dielectric; depositing a second interlevel dielectric on the dielectric cap layer; and forming a via opening to expose the first level interconnect line.
2. The method according to claim 1, wherein forming the via opening leaves a portion of the dielectric cap layer bordering the via opening on at least two sidewalls of the first interlevel dielectric.
3. The method according to claim 1, wherein forming the via opening comprises forming a lower via opening portion and an upper via opening portion, wherein the lower via opening portion is self-aligned to the first level interconnect line and wherein the upper via opening portion is wider than the lower via opening portion.
4. The method according to claim 1, wherein forming the via opening comprises forming a lower via opening portion and an upper opening via portion, wherein the lower via opening portion is bordered on at least two sides by a portion of the dielectric cap layer, and wherein the upper via opening portion is wider than the lower via opening portion.
5. The method of claim 1, further comprising depositing a selective cobalt cap on an exposed surface of the recessed first level interconnect line prior to depositing the dielectric cap layer.
6. The method of claim 5, wherein laterally etching comprises using HF as an etchant.
7. The method of claim 1, wherein forming the via opening involves etching the second interlevel dielectric selectively with respect to the dielectric cap layer.
8. The method of claim 1, wherein forming the via opening involves etching the dielectric cap layer selectively with respect to the first interlevel dielectric.
9. A method of forming fully aligned vias in a semiconductor device, the method comprising: forming a first level interconnect line embedded in a first interlevel dielectric (ILD); selectively depositing a dielectric on the first interlevel dielectric; laterally etching the selectively deposited dielectric; depositing a dielectric cap layer on the first level interconnect line, on the first interlevel dielectric, and on the selectively deposited dielectric; depositing a second interlevel dielectric on the dielectric cap layer; and forming a via opening to expose the first level interconnect line.
10. The method according to claim 9, wherein forming the via opening leaves a portion of the dielectric cap layer bordering the via opening on at least two sidewalls of the selectively deposited dielectric.
11. The method according to claim 9, wherein forming the via opening comprises forming a lower via opening portion and an upper via opening portion, wherein the lower via opening portion is self-aligned to the first level interconnect line and wherein the upper via opening portion is wider than the lower via opening portion.
12. The method according to claim 9, wherein forming the via opening comprises forming a lower via opening portion and an upper via opening portion, wherein the lower via opening portion is bordered on at least two sides by a portion of the dielectric cap layer, and wherein the upper via opening portion is wider than the lower via opening portion.
13. The method of claim 9, wherein forming the via opening involves etching the second interlevel dielectric selectively with respect to the dielectric cap layer.
14. The method of claim 9, wherein forming the via opening involves etching the dielectric cap layer selectively with respect to the selectively deposited dielectric.
15. A method of forming fully aligned vias in a semiconductor device, the method comprising: forming a first level interconnect line embedded in a first interlevel dielectric (ILD); recessing the first level interconnect line to form a recess in the first interlevel dielectric; laterally etching the exposed upper portion of the first interlevel dielectric bordering the recess; depositing a plurality of dielectric layers to fill the recess and form a second interlevel dielectric; and forming a via opening to expose the first level interconnect line.
16. The method according to claim 15, wherein forming the via opening comprises forming a lower via opening portion and an upper via opening portion, wherein the lower via opening portion is self-aligned to the first level interconnect line and wherein the upper via opening portion is wider than the lower via opening portion.
17. A method of forming fully aligned vias in a semiconductor device, the method comprising: forming a first level interconnect line embedded in a first interlevel dielectric (ILD); selectively depositing a dielectric on the first interlevel dielectric; laterally etching the selectively deposited dielectric; depositing a plurality of dielectric layers to form a second interlevel dielectric; and forming a via opening to expose the first level interconnect line.
18. The method according to claim 17, wherein forming the via opening comprises forming a lower via opening portion and an upper via opening portion, wherein the lower via opening portion is self-aligned to the first level interconnect line and wherein the upper via opening portion is wider than the lower via opening portion.
Description
BRIEF DESCRIPTION OF DRAWINGS
(1) The exemplary aspects of the invention will be better understood from the following detailed description of the exemplary embodiments of the invention with reference to the drawings.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
(20)
(21)
(22)
DETAILED DESCRIPTION OF A PREFERRED EMBODIMENTS
(23) The invention will now be described with reference to the drawing figures, in which like reference numerals refer to like parts throughout. It is emphasized that, according to common practice, the various features of the drawing are not necessary to scale. On the contrary, the dimensions of the various features can be arbitrarily expanded or reduced for clarity. Exemplary embodiments are provided below for illustration purposes and do not limit the claims.
(24) As mentioned, fabrication of VLSI requires an interconnect structure including metallic wiring that connects individual devices in the single semiconductor chip. The wiring interconnect network can include certain features that function as electrical conductors. A metal line can go across the chip, and a via can connect lines in different levels. The metal lines and vias can include, for example, copper or other substance and are insulated by the interlayer dielectrics (ILD, also referred to as interlevel dielectric) that function as electrical insulators. The ILD is made of a dielectric material used to electrically separate closely spaced interconnect lines arranged in several levels.
(25) With the chip being massively reduced in size over the years, the interconnect structure has also been reduced accordingly. The via levels are one of the most challenging to print. Additionally, there are overlay errors that result from misalignment during the lithography. The overlay errors may lead to reliability issues.
(26) A failure for interconnects that may be dependent on overlay error of lithographic patterns, are electromigration (EM) and time-dependent dielectric breakdown (TDDB). Electromigration is, for example, a transport of material from a gradual movement of the ions in a conductor due to the momentum transfer between conducting electrons and diffusing metal atoms. Electromigration failure results when a void forms in the metal feature through metal diffusion leading to a short in the circuitry. If the wiring is constructed such that the intersection between the via and line is too small, smaller voids formed by electromigration can lead to failure.
(27) Overlay errors in the related art result in reduced spacing between the via and the metal level below, and therefore increase the dielectric field. As mentioned, there is a need to provide a technique of reducing the spacing variation.
(28) Via contact resistance is a performance-limiting factor for nanofabrication technologies. Dual-damascene fill requires physical vapor deposition liner/barrier deposition displacing primary conductor, a major contributing factor to via resistance. It is difficult to build a self-aligned fine pitch via.
(29) Fully aligned via (FAV) reactive ion etching (RIE is an emerging technology that has many benefits, but has many challenges. Recess of prior metal level or selective dielectric growth of the prior ILD (Interlevel or Interlayer Dielectric) creates the desired structure to enable FAV. However, anisotropically etching of the dielectric barrier cap from the via structure is very challenging and may actually result in the loss of the desired structure that enables FAV.
(30) Isotropic or partially isotropic cap etch is not an option as there are subsequent metallization issues. Undercutting during the process poses serious yield and reliability concerns.
(31) The following provides a technique of forming a fully aligned via that is more efficient and avoids affecting yield and reliability issues such that there is an improvement in process margin and Electromigration resistance.
(32)
(33) Referring to
(34) However, the cap etch is challenging and pull down selective to interlevel dielectric to ensure a full contact area. In fact, a full pull down selective to the interlevel dielectric is necessary to ensure a full contact area. Typically there is a direct etch, then form a spacer, and then to pull the spacer. In such an etch sequence, the directional etch first forms a spacer which then has to be pulled down completely.
(35) However, during the process as seen in
(36)
(37)
(38)
(39)
(40) Therefore, laterally etch the shoulders 210 of the ILD at V0/M1 202 and then deposit the cap 214 down, and then the ILD layer 212 at V1/M2.
(41) Referring again to
(42) Referring to
(43)
(44)
(45)
(46) The cap lining 250 results prevents excessive corner rounding of ILD 202 shoulder, which is one of the critical elements for FAV performance. The cap lining 250 does not degrade interconnect performance as a full contact area has been maintained. Additionally, there is better dielectric capping of Metal line corners, which is good for EM (electromigration).
(47) The cap layer 214 overlaps Metal line corners as seen in area 270, thus allowing for more robust Cu passivation and improved Electromigration resistance. The cap layer lining via sidewall 250 is made without sacrificing via contact area and improving FAV performance.
(48) Moreover, it can be seen how the cap layer 214 sits on top of the M1 metal layer 204 as the cap 214 overlaps now. The upper corners of the ILD 202 are tucked under the cap 214 as seen in area 280. On the other hand, the cap 10 sits at the corner in the related art of
(49) For electromigration, the fast diffusion path is typically at the top surface and especially at those metal corners if you do not get good coverage or good adhesion, then you may have a fast diffusion path. Therefore, laterally etching the ILD gives a better cap coverage. Laterally pushing those shoulders back so you get better cap coverage is helpful. Once one pulls back the shoulders, then one does not have to directionally pull down all the cap material. There is no need to pull down the cap material in the exemplary embodiment.
(50)
(51)
(52)
(53)
(54) Referring to
(55)
(56) In addition, as seen in comparison of
(57) Additionally, as seen in encircled area 82, there is no additional support provided by the cap layer 10 around where the metal layer 12 is extended to complete the metallization. However, in encircled area 404, it can be seen the additional lining of the cap layer 214 on the shoulders of the ILD 202. As mentioned above, these structural differences greatly simplify the FAV RIE sequences, especially cap open etch. They also improve barrier cap coverage on prior metal lines and improve EM.
(58) The Cap 214 overlapping line corners as seen in encircles area 402 provides for more robust Cu passivation, and improved EM. The Cap 214 lining via sidewall in encircled area 404 provides a process without sacrificing via contact area and improved FAV performance.
(59)
(60) Additionally, the present invention reduces the worst-case spacing variation significantly which helps to avoid problems of the related where overlay errors result in reduced spacing between the via and the metal level below, and therefore increasing the dielectric field.
(61) The many features and advantages of the invention are apparent from the detailed specification, and thus, it is intended by the appended claims to cover all such features and advantages of the invention that fall within the true spirit and scope of the invention. Further, since numerous modifications and variations will readily occur to those skilled in the art, it is not desired to limit the invention to the exact construction and operation illustrated and described, and accordingly, all suitable modifications and equivalents may be resorted to, falling within the scope of the invention.