Semiconductor device and method of making a semiconductor device
09947632 ยท 2018-04-17
Assignee
Inventors
- Chi Ho Leung (Kwun Tong, HK)
- Pompeo v Umali (Hong Kong, HK)
- Shun Tik Yeung (Hong Kong, HK)
- Wai (Kan Wae) Lam (Ta Kwu Ling, HK)
Cpc classification
H01L2224/0401
ELECTRICITY
H01L21/78
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L23/481
ELECTRICITY
H01L2224/94
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/05008
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/03011
ELECTRICITY
H01L2224/02371
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2224/05564
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/05568
ELECTRICITY
H01L2224/039
ELECTRICITY
H01L2224/05009
ELECTRICITY
H01L2224/05548
ELECTRICITY
H01L2224/05022
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L23/3185
ELECTRICITY
H01L2224/04105
ELECTRICITY
H01L2224/05569
ELECTRICITY
H01L2224/94
ELECTRICITY
International classification
H01L23/48
ELECTRICITY
H01L25/065
ELECTRICITY
H01L23/52
ELECTRICITY
Abstract
A semiconductor device and a method of making the same. The device includes a semiconductor substrate having a major surface, one or more contacts located on the major surface and an encapsulant covering at least the major surface. A peripheral edge of each contact defines a contact area on the major surface. The device also includes one or more bond pads located outside the encapsulant. Each bond pad is electrically connected to a respective contact located on the major surface of the substrate by a respective metal filled via that passes through the encapsulant. A sidewall of each respective metal filled via, at the point at which it meets the respective contact, falls inside the contact area defined by the respective contact when viewed from above the major surface of the substrate, whereby none of the metal filling each respective via extends outside the contact area of each respective contact.
Claims
1. A semiconductor device comprising: a semiconductor substrate having a major surface; an encapsulant covering at least the major surface of the substrate; one or more contacts located on the major surface, wherein a peripheral edge of each contact defines a contact area on the major surface; and one or more bond pads located outside the encapsulant, wherein each bond pad is electrically connected to a respective contact located on the major surface of the substrate by a respective metal filled via that passes through the encapsulant, wherein each bond pad comprises a separate layer of metal on an upper surface of the respective metal that fills the via, and wherein each respective metal filled via has a sidewall, at the point at which it meets the respective contact, that falls inside the contact area defined by the respective contact when viewed from above the major surface of the substrate, whereby none of the metal filling each respective via extends outside the contact area of each respective contact.
2. The semiconductor device of claim 1, wherein each bond pad has a surface area that is larger than the contact area of the contact on the major surface of the substrate to which the bond pad is electrically connected.
3. The semiconductor device of claim 1, wherein the encapsulant has a first outer surface located in a plane parallel to the major surface of the substrate, wherein the one or more bond pads are located on the first outer surface of the encapsulant.
4. The semiconductor device of claim 3, wherein at least a part of a peripheral edge of one or more of the bond pads extends to an edge of the first outer surface.
5. The semiconductor device of claim 3, wherein the metal of the metal filled vias extends at least partially over the first outer surface of the encapsulant.
6. The semiconductor device of claim 1, wherein each bond pad completely covers the upper surface of the metal of the respective metal filled via electrically connecting the bond pad to the respective contact on the major surface of the substrate.
7. The semiconductor device of claim 1, wherein the substrate has a backside and a plurality of sidewalls extending between the major surface and the backside, and wherein the encapsulant covers at least some of the sidewalls of the substrate.
8. The semiconductor device of claim 1, wherein the substrate has a backside and a plurality of sidewalls extending between the major surface and the backside, and wherein the semiconductor device further comprises a second substrate attached to the backside of the substrate.
9. The semiconductor device of claim 8, wherein the second substrate has a major surface and a backside, wherein the major surface of the second substrate is attached to the backside of the substrate, and wherein the backside of the second substrate is provided with a coating.
10. A mobile communications device comprising the semiconductor device of claim 1.
11. A method of making a semiconductor device, the method comprising: providing a semiconductor substrate having a major surface; forming one or more contacts located on the major surface, wherein a peripheral edge of each contact defines a contact area on the major surface; depositing an encapsulant to cover at least the major surface of the substrate; forming a via through the encapsulant for each respective contact on the major surface, wherein a sidewall of each via, at the point at which it meets the respective contact, falls inside the contact area defined by the respective contact when viewed from above the major surface of the substrate; filling each via with metal, wherein none of the metal filling each via extends outside the contact area of each respective contact; and forming one or more bond pads located outside the encapsulant, wherein each bond pad is electrically connected to a respective contact located on the major surface of the substrate by a respective via filled with metal, wherein each bond pad comprises a separate layer of metal on an upper surface of the respective metal that fills the via.
12. The method of claim 11, comprising using a laser o each respective via.
13. The method of claim 11 comprising: providing a semiconductor wafer having a major surface corresponding to the major surface of said semiconductor substrate; forming said one or more contacts on the major surface of the wafer; depositing the encapsulant on the major surface of the wafer; forming each via and filling each via with the metal; forming said one or more of the bond pads; and singulating the wafer to produce said semiconductor device.
14. The method of claim 13, further comprising attaching a second wafer to a backside of the semiconductor wafer prior to said singulation.
15. The method of claim 14, comprising sawing through the semiconductor wafer along a plurality of saw lanes after said semiconductor wafer is attached to the second wafer and prior to depositing the encapsulant, whereby the encapsulant fills the saw lanes to cover sidewalls of the semiconductor substrate formed by the sides of each saw lane.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Embodiments of this disclosure will be described hereinafter, by way of example only, with reference to the accompanying drawings in which like reference signs relate to like elements and in which:
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION
(8) Embodiments of this disclosure are described in the following with reference to the accompanying drawings.
(9)
(10) The device 10 includes a semiconductor substrate 2 having a major surface 3. The semiconductor substrate 2 may, for example, comprise silicon. The semiconductor substrate 2 may incorporate one or more active components such as transistors or diodes. One or more contacts 4 may be located on the major surface 3 of the semiconductor substrate 2. These contacts 4 may provide electrical connections to the active components within the semiconductor substrate 2. The contacts 4 may comprise a metal such as aluminium, although other metals are envisaged. The contacts 4 may be formed by depositing a patterned metal layer on the major surface 3 of the semiconductor substrate 2.
(11) The device 10 also includes an encapsulant 8, which covers at least the major surface 3 of the semiconductor substrate 2. The encapsulant 8 may comprise any suitable mold compound, such as a compound of the kind that is already used in the field of semiconductor packaging. The encapsulant 8 may provide physical, mechanical and chemical protection for the parts of the device 10 that it encapsulates. In the present example, the encapsulant 8 also covers one or more side walls 5 of the semiconductor substrate 2, which side walls 5 extend between the major surface 3 and a back side of the semiconductor substrate 2.
(12) The contacts 4 on the major surface 3 of the semiconductor substrate 2 each occupy an area on the major surface 3 of the semiconductor substrate 2 that may be referred to hereinafter as a contact area. The contact area associated with each contact 4 on the major surface 3 may be defined by the peripheral edge of that contact 4.
(13) As can be seen more clearly in
(14) The device 10 also includes one or more bond pads 14. The one or more bond pads 14 are each located outside the encapsulant 8. Each bond pad 14 may comprise a layer of metal provided on top of the metal 12 that fills the vias 9. The bond pads 14 may be used to mount the device on a surface such as the surface of a printed circuit board (PCB) using, for example, solder balls. Since the metal 12 filling each via 9 connects each bond pad 14 to a respective contact 4 on the major surface 3 of the semiconductor substrate 2, appropriate electrical connections to the active components within the semiconductor substrate 2 may thereby be provided.
(15) Each via 9 has a side wall 11 that falls within (when viewed from above the major surface 3 of the semiconductor substrate 2) the contact area defined by the contact 4 on the major surface 3 of the substrate that that respective via 9 meets. Since the side wall 11 of each via 9 falls within the contact area defined by its respective contact 4, none of the metal 12 filling each respective via 9 can extend outside the contact area of that respective contact 4.
(16) The arrangement of the contacts 4, metal filled vias 9 and bond pads 14 may allow for secure and effective mounting of the device 10 on the surface of, for example, a printed circuit board (PCB), while avoiding problems relating to the use of solder balls directly on contacts provided on the major surface of a semiconductor substrate. Since the bond pads 14 are located outside the encapsulant 8 and are separated from the contacts 4 on the major surface 3 of the semiconductor substrate 2, the bond pads 14 may allow solder (e.g. solder balls) to be used to mount the device 10 and to make electrical connections to the device 10 in the manner that may, for example, avoid problems relating to solder flakes and excess solder flux making contact with the major surface 3 of the semiconductor substrate 2. Note that in examples in which the encapsulant 8 covers the side walls 5 of the semiconductor substrate 2, this may further prevent any material such as solder or flux coming into contact with the semiconductor substrate 2 itself.
(17) In the present example, a surface area of each bond pad 14 is larger than the contact area of the contact 4 on the major surface 3 of the semiconductor substrate 2 to which that bond pad 14 is electrically connected by a respective metal filled via 9. For instance, at least a part of a peripheral edge of at least some of the bond pads 14 may extend to an edge of a first outer surface 13 of the encapsulant 8. The first outer surface 13 of the encapsulant 8 may be a surface that is parallel to a plane containing the major surface 3 of the semiconductor substrate 2.
(18) Accordingly, because the area of each bond pad 14 may be larger than the contact area of its associated contact 4, effective electrical connections may be made to each contact 4 while presenting a larger surface area for the attachment of the solder (e.g. a solder ball). This may make mounting of the device 10 on a surface such as the surface of a printed circuit board (PCB) easier.
(19) As noted previously, the metal 12 filling each via 9 may be provided in the form of a stack of metal layers. Table 1 below shows a number of alternative example configurations (labelled A through G) for the material of the contacts 4, the stack of metal layers forming the metal 12 filling the vias 9, and the bond pads 14.
(20) TABLE-US-00001 TABLE 1 Example Metal Layer Configurations A B C D E F G Contacts 4 Al alloy, Al alloy, Al alloy, Al alloy, Al alloy, Al alloy, Al alloy, Ag alloy, Ag alloy, Ag alloy, Ag alloy, Ag alloy, Ag alloy, Ag alloy, or Tn or Tn or Tn or Tn or Tn or Tn or Tn alloy alloy alloy alloy alloy alloy alloy Layers in stack Copper, Copper, Copper, Copper, Ag Paste, Ag Paste, Copper forming metal Nickel, Nickel, Ag Ag Paste, Nickel Nickel 12 (listed from Copper Copper Paste, Copper lowermost layer Nickel to upper most layer) Bond Pads 14 Tin ENiG Tin ENiG ENiG Tin Tin
(21) As can be seen in
(22) As can be seen from
(23)
(24) The devices described above in relation to
(25)
(26) In
(27) As shown in
(28) In a next step shown in
(29) In a next step shown in
(30) In a next step shown in
(31) In a next step shown in
(32) In a next step shown in
(33) In a next step shown in
(34)
(35) Accordingly, there has been described a semiconductor device and a method of making the same. The device includes a semiconductor substrate having a major surface, one or more contacts located on the major surface and an encapsulant covering at least the major surface. A peripheral edge of each contact defines a contact area on the major surface. The device also includes one or more bond pads located outside the encapsulant. Each bond pad is electrically connected to a respective contact located on the major surface of the substrate by a respective metal filled via that passes through the encapsulant. A sidewall of each respective metal filled via, at the point at which it meets the respective contact, falls inside the contact area defined by the respective contact when viewed from above the major surface of the substrate, whereby none of the metal filling each respective via extends outside the contact area of each respective contact.
(36) Although particular embodiments of this disclosure have been described, it will be appreciated that many modifications/additions and/or substitutions may be made within the scope of the claims.