Buildup dielectric layer having metallization pattern semiconductor package fabrication method
09691635 ยท 2017-06-27
Assignee
Inventors
- Ronald Patrick Huemoeller (Chandler, AZ, US)
- Sukianto Rusli (Phoenix, AZ, US)
- David Jon Hiner (Chandler, AZ, US)
Cpc classification
H01L2924/19105
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L23/481
ELECTRICITY
H01L2224/92164
ELECTRICITY
H01L24/97
ELECTRICITY
H01L2224/48235
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2225/0651
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L23/552
ELECTRICITY
H01L2224/82
ELECTRICITY
H01L2225/1047
ELECTRICITY
H01L2224/82
ELECTRICITY
H01L24/91
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2924/00
ELECTRICITY
Y10T29/4913
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2225/06548
ELECTRICITY
H01L2924/00014
ELECTRICITY
Y10T29/49155
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2224/97
ELECTRICITY
H01L2225/1041
ELECTRICITY
H01L23/3128
ELECTRICITY
H01L24/82
ELECTRICITY
H01L23/5389
ELECTRICITY
H01L23/50
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/92247
ELECTRICITY
H01L24/19
ELECTRICITY
H01L2225/1058
ELECTRICITY
H01L2224/92224
ELECTRICITY
Y10T29/49146
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
Y10T29/49789
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2224/04105
ELECTRICITY
H01L2224/97
ELECTRICITY
H01L2225/1035
ELECTRICITY
H01L2224/92244
ELECTRICITY
H01L24/73
ELECTRICITY
International classification
Abstract
A method of manufacturing a semiconductor package includes mounting and electrically connecting a semiconductor die to a substrate. The semiconductor die and the substrate are encapsulated to form an encapsulation. Via holes are laser-ablated through the encapsulation and conductive material is deposited within the via holes to form vias. A first buildup dielectric layer is formed on the encapsulation. Laser-ablated artifacts are laser-ablated in the first buildup layer. The laser-ablated artifacts in the first buildup layer are filled with a first metal layer to form a first electrically conductive pattern in the first build up layer. The operations of forming a buildup layer, forming laser-ablated artifacts in the buildup layer, and filling the laser-ablated artifacts with an electrically conductive material to form an electrically conductive pattern can be performed any one of a number of times to achieve the desired redistribution.
Claims
1. A method of manufacturing a semiconductor package, the method comprising: coupling a semiconductor die and a substrate, wherein: the substrate comprises: a first substrate side, a second substrate side, and a plurality of perimeter substrate sides extending between the first substrate side and the second substrate side; the semiconductor die comprises: a first die side, a second die side, and a plurality of perimeter die sides extending between the first die side and the second die side; and said mounting comprises mounting the second die side to the first substrate side; encapsulating the semiconductor die and the substrate to form an encapsulation that covers at least the perimeter die sides and the first substrate side, but does not cover the second substrate side, the encapsulation comprising a first encapsulation side facing away from the substrate and a second encapsulation side facing the substrate; laser-ablating a via hole through at least the encapsulation, the entire via hole extending through only insulative material; depositing conductive material within the via hole to form a conductive via; forming a first buildup dielectric layer on the encapsulation; ablating an artifact in the first buildup dielectric layer, wherein the ablated artifact comprises a channel in the first buildup dielectric layer, the channel extending in a direction parallel to the first substrate side; and depositing a first metal layer in the ablated artifact to form at least a portion of a first electrically conductive pattern in the first buildup dielectric layer.
2. The method of claim 1, wherein said depositing a first metal layer in the ablated artifact comprises plating copper in the ablated artifact.
3. The method of claim 1, wherein the channel extends over the first die side.
4. The method of claim 1, wherein said forming the first buildup dielectric layer on the encapsulation comprises forming the first buildup dielectric layer on the first encapsulation side.
5. The method of claim 1, further comprising: forming a second buildup dielectric layer on the first buildup dielectric layer; ablating a second artifact in the second buildup dielectric layer; and depositing a second metal layer in the ablated second artifact to form at least a portion of a second electrically conductive pattern in the second buildup dielectric layer, wherein the ablated second artifact comprises a channel in the second buildup dielectric layer, the channel extending in a direction parallel to the first substrate side.
6. The method of claim 1, wherein said laser-ablating a via hole comprises laser-ablating a via hole through the encapsulation and through the substrate to a pad on the second substrate side that covers the via hole, said laser-ablating stopping at a first side of the pad that covers the via hole.
7. A method of manufacturing a semiconductor package, the method comprising: mounting a semiconductor die on a substrate, wherein: the substrate comprises: a first substrate side, a second substrate side, and a plurality of perimeter substrate sides extending between the first substrate side and the second substrate side; the semiconductor die comprises: a first die side, a second die side, and a plurality of perimeter die sides extending between the first die side and the second die side; and said mounting comprises mounting the second die side on the first substrate side; covering at least the perimeter die sides and the first substrate side with an encapsulation; forming an electrically conductive via through the encapsulation; forming a first buildup dielectric layer on the encapsulation; ablating artifacts in the first buildup dielectric layer, the ablated artifacts comprising: at least one via hole through the first buildup dielectric layer, the at least one via hole extending through the first buildup dielectric layer in a direction perpendicular to the first substrate side; and at least one channel in the first buildup dielectric layer, the at least one channel extending through the first buildup dielectric layer in a direction parallel to the first substrate side; and depositing a first metal layer in the ablated artifacts to form a first electrically conductive pattern in the first buildup dielectric layer, where the first electrically conductive pattern is electrically connected to the electrically conductive via formed through the encapsulation.
8. The method of claim 7, comprising before said forming a first buildup dielectric layer, forming an electrically conductive feature on a top surface of the encapsulation and electrically connected to the conductive via and completely covering the conductive via and the via hole, and wherein the electrically conductive pattern in the first buildup dielectric layer is electrically connected to the electrically conductive feature on the top surface of the encapsulation.
9. The method of claim 7, wherein said covering at least the perimeter die sides and the first substrate side with an encapsulation comprises leaving the second substrate side free of the encapsulation.
10. The method of claim 7, wherein the first buildup dielectric layer surrounds the encapsulation.
11. The method of claim 10 wherein the first buildup dielectric layer comprises sidewalls in contact with sides of the encapsulation.
12. The method of claim 7 wherein the electrically conductive via comprises a conductive material, and said forming an electrically conductive via comprises depositing the conductive material after said covering with the encapsulation.
13. The method of claim 7, wherein said ablating artifacts in the first buildup dielectric layer comprises laser-ablating the artifacts in the first buildup dielectric layer.
14. The method of claim 7, wherein: the first electrically conductive pattern comprises electrically conductive vias formed within the first buildup dielectric layer and extending in a direction substantially perpendicular to a top surface of the first buildup dielectric layer; and the first electrically conductive pattern comprises electrically conductive traces formed within the first buildup dielectric layer and extending in a direction substantially parallel to the top surface of the first buildup dielectric layer.
15. The method of claim 7, further comprising: forming a second buildup dielectric layer on the first buildup dielectric layer; ablating second artifacts in the second buildup dielectric layer; and forming a second metal layer in the ablated second artifacts to form a second electrically conductive pattern in the second buildup dielectric layer.
16. The method of claim 7, wherein said forming the first buildup dielectric layer comprises forming the first buildup dielectric layer directly on the encapsulation.
17. A method of manufacturing a semiconductor package, the method comprising: coupling semiconductor dies and a top side of an assembly substrate comprising substrates integrally connected together; encapsulating the semiconductor dies and the assembly substrate to form an assembly encapsulation, wherein a bottom side of the assembly substrate is free of the assembly encapsulation; laser-ablating via holes laterally offset from the semiconductor dies through at least the assembly encapsulation, the entirety of each of the via holes formed only by laser-ablating; depositing conductive material within the via holes to form conductive vias; forming a first assembly buildup dielectric layer on the assembly encapsulation; ablating artifacts in the first assembly buildup dielectric layer; depositing a first metal layer in the ablated artifacts to form first electrically conductive patterns in the first assembly buildup dielectric layer; and singulating the assembly encapsulation and the first assembly buildup dielectric layer to form the semiconductor package.
18. The method of claim 17 wherein the semiconductor package comprises an encapsulation, the encapsulation being a portion of the assembly encapsulation.
19. The method of claim 17 wherein the semiconductor package comprises a substrate, the substrate being a portion of the assembly substrate.
20. The method of claim 17 wherein the semiconductor package comprises a first buildup dielectric layer, the first buildup dielectric layer being a portion of the first assembly buildup dielectric layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9) In the following description, the same or similar elements are labeled with the same or similar reference numbers.
DETAILED DESCRIPTION
(10) In accordance with one embodiment, referring to
(11) Via holes are laser-ablated through encapsulation 12D and conductive material is deposited within via holes to form vias 22A, 22B, 22C.
(12) Referring now to
(13) Referring now to
(14) More particularly, in accordance with the present invention, a semiconductor package and a method for manufacturing a semiconductor package that include a metal layer formed atop a semiconductor package encapsulation and connected to an internal substrate of the semiconductor package by blind vias and/or terminals on the bottom side of the encapsulation by through vias is presented.
(15) While the exemplary embodiments depict ball grid array packages, it will be understood by those skilled in the art, that the techniques in accordance with the present invention can be extended to other types of semiconductor packages. The exemplary embodiments also show wirebond die connections within the semiconductor package, but it will be understood that any type of internal die and die mounting can be used within the semiconductor package embodiments of the present invention.
(16) Referring now to
(17) Semiconductor package 10A includes a die 16 mounted to a substrate 14A that includes lands 18 to which solder ball terminals may be attached or that may be connected with a conductive paste to form a LGA mounted semiconductor package. Encapsulation 12A surrounds die 16 and substrate 14A, although substrate 14A may alternatively be exposed on a bottom side of semiconductor package 10A. Electrical connections 15, sometimes called bond pads, of die 16 are connected to circuit patterns 17 on substrate 14A via wires 19, but the type of die mounting is not limiting, but exemplary and other die mounting types may be used such as flip-chip die mounting. Additionally, while substrate 14A is depicted as a film or laminate-type mounting structure, lead frame and other substrate technologies may be used within the structures of the present invention.
(18) Referring now to
(19) The next type of via hole is provided by laser-ablating through encapsulation 12A to reach circuit pattern 17 so that connection may be made through substrate 14A circuit patterns to die 16 electrical terminals, to lands 18 or both. The last type of via is provided by laser-ablating through encapsulation 12A to reach electrical connections 15 of die 16 so that direct connection to the circuits of die 16 can be made from a piggybacked semiconductor package. Each of via holes 20A, 20B and 20C is depicted as a via hole having a conical cross-section, which is desirable for providing uniform plating current density during a plating process. However, via holes 20A, 20B and 20C may alternatively be made cylindrical in shape if the advantage of cylindrical cross-section is not needed, for example if a conductive paste is used to fill the via holes.
(20) Referring now to
(21) Referring now to
(22) Next, as shown in
(23) After formation of metal layer 26, plating 28 may be applied as shown in
(24) Then, as shown in
(25) Solder balls 34 may be attached to bottom-side terminals 18 of semiconductor package step 10G to yield a completed ball-grid-array (BGA) package 10H that is ready for mounting on a circuit board or other mounting location. Alternatively, as with all depicted final semiconductor packages described herein below, the step illustrated in
(26) A tinning coat of solder 32 may be applied to the top side of semiconductor package 10H as illustrated by
(27) Next, components are mounted on the top side of semiconductor package 10H and attached to metal layer 26 as illustrated in
(28) After attachment and interconnection of die 16A, as shown in
(29) Another alternative embodiment of the present invention is shown in
(30)
(31)
(32)
(33) Illustratively, assembly 400 includes an assembly substrate 414 comprising a plurality of substrates 14C integrally connected together. Substrates 14C are substantially similar to substrate 14C illustrated in
(34) Further, assembly 400 includes an assembly encapsulant 412, e.g., a single integral layer of encapsulant encapsulating assembly substrate 414, corresponding to a plurality of the encapsulations 12D illustrated in
(35) Referring now to
(36)
(37) Buildup dielectric layer 502 is an electrically insulating material. Illustratively, buildup dielectric layer 502 is epoxy molding compound (EMC) molded on principal surface 412P of assembly encapsulant 412. In another example, buildup dielectric layer 502 is a liquid encapsulant that has been cured. In yet another example, buildup dielectric layer 502 is a single sided adhesive dielectric layer which is adhered on principal surface 412P of assembly encapsulant 412. Although various examples of buildup dielectric layer 502 are set forth, the examples are not limiting, and it is to be understood that other dielectric materials can be used to form buildup dielectric layer 502.
(38) Laser-ablated artifacts 504, e.g., openings, are formed in buildup dielectric layer 502 using laser ablation in one embodiment. Illustratively, laser-ablated artifacts 504 include via holes 506 and channels 508. Laser-ablated artifacts 504 extend through buildup dielectric layer 502 and expose portions of metal layer 26.
(39)
(40) Filling laser-ablated artifacts 504 creates an electrically conductive pattern 604 within first buildup dielectric layer 502. Illustratively, via holes 506 and channels 508 (
(41) Vias 606 and traces 608 are electrically connected to the pattern of metal layer 26. In one example, vias 606 are vertical conductors extending through buildup dielectric layer 502 in a direction substantially perpendicular to the plane formed by a principal surface 502P of buildup dielectric layer 502. Traces 608 are horizontal conductors extending parallel to the plane formed by a principal surface 502P of buildup dielectric layer 502. Traces 608 extend entirely through buildup dielectric layer 502 as shown in
(42) Further, it is understood that the operations of forming a buildup dielectric layer, forming laser-ablated artifacts in the buildup dielectric layer, and filling the laser-ablated artifacts with an electrically conductive material to form an electrically conductive pattern can be performed any one of a number of times to achieve the desired redistribution. Such an example is set forth below in reference to
(43)
(44) Buildup dielectric layer 702 is an electrically insulating material. In one embodiment, buildup dielectric layer 702 is formed of the same material and in a similar manner as buildup dielectric layer 502, and so formation of buildup dielectric layer 702 is not discussed in detail.
(45) Laser-ablated artifacts 704, e.g., openings, are formed in buildup dielectric layer 702 using laser ablation in one embodiment. Illustratively, laser-ablated artifacts 704 include via holes, channels, solder ball pad openings and/or SMT pad openings. Laser-ablated artifacts 704 extend through buildup dielectric layer 702 and expose portions of metal layer 602.
(46)
(47) Filling laser-ablated artifacts 704 creates an electrically conductive pattern 804. Illustratively, electrically conductive pattern 804 includes electrically conductive vias, traces, solder ball pads, and/or SMT pads. Electrically conductive pattern 804 is electrically connected to electrically conductive pattern 604 through buildup dielectric layer 702.
(48)
(49) As shown in
(50) Although the formation of a plurality of individual semiconductor packages 410 using assembly 400 is set forth above, in light of this disclosure, those of skill the art will understand that semiconductor packages 410 can be formed individually, if desired.
(51)
(52) Semiconductor package 1010 includes a first buildup dielectric layer 902A and a second buildup dielectric layer 904A. First buildup dielectric layer 902A and second buildup dielectric layer 904A of semiconductor package 1010 of
(53) Referring now to
(54) First buildup dielectric layer 902A includes a horizontal portion 1002 and sidewalls 1004. Horizontal portion 1002 contacts principal surface 12P of encapsulation 12D. Sidewalls 1004 extend perpendicularly from horizontal portion 1002 to substrate 14C and contact sides 12S of encapsulation 12D.
(55) Similarly, second buildup dielectric layer 904A entirely encloses first buildup dielectric layer 902A. More particularly, second buildup dielectric layer 904A forms a cap that entirely encloses first buildup dielectric layer 902A. Second buildup dielectric layer 904A is formed on and directly contacts the horizontal portion 1002 and sidewalls 1004 of first buildup dielectric layer 902A. Further, second buildup dielectric layer 904A contacts the upper surface of substrate 14C directly adjacent first buildup dielectric layer 902A.
(56) Second buildup dielectric layer 904A includes a horizontal portion 1022 and sidewalls 1024. Horizontal portion 1022 contacts horizontal portion 1002 of first buildup dielectric layer 902A. Sidewalls 1024 extend perpendicularly from horizontal portion 1022 to substrate 14C and contact sidewalls 1004 of first buildup dielectric layer 902A.
(57) Semiconductor packages 410, 1010 (
(58) A tinning coat of solder may be applied to the metal layer 802 to prepare for mounting of top side components. The solder is similar to solder 32 as illustrated in
(59) Next, components are mounted on the top surface of semiconductor package 410, 1010 and attached to metal layer 802 in a manner similar to that illustrated in
(60) The drawings and the forgoing description give examples of the present invention. The scope of the present invention, however, is by no means limited by these specific examples. Numerous variations, whether explicitly given in the specification or not, such as differences in structure, dimension, and use of material, are possible. The scope of the invention is at least as broad as given by the following claims.