SEMICONDUCTOR PACKAGE INCLUDING A SEMICONDUCTOR DIE HAVING REDISTRIBUTED PADS
20170148692 ยท 2017-05-25
Inventors
Cpc classification
H01L2224/24227
ELECTRICITY
H01L24/97
ELECTRICITY
H01L2924/13091
ELECTRICITY
H01L2924/15738
ELECTRICITY
H01L2224/24226
ELECTRICITY
H01L23/043
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L2224/82
ELECTRICITY
H01L2224/82
ELECTRICITY
H01L2924/15153
ELECTRICITY
H01L2224/24227
ELECTRICITY
H01L2224/97
ELECTRICITY
H01L25/07
ELECTRICITY
H01L23/3128
ELECTRICITY
H01L23/3171
ELECTRICITY
H01L23/5389
ELECTRICITY
H01L2924/15153
ELECTRICITY
H01L24/19
ELECTRICITY
H01L2224/97
ELECTRICITY
H01L2224/92244
ELECTRICITY
H01L2224/32257
ELECTRICITY
International classification
H01L23/043
ELECTRICITY
H01L23/498
ELECTRICITY
H01L25/07
ELECTRICITY
Abstract
A semiconductor package that includes a semiconductor die, an insulation around the die, and a conforming conductive pad coupled to an electrode of the die.
Claims
1-25. (canceled)
26. A method for fabricating a semiconductor package, comprising: coupling a first major surface of a semiconductor die to a metallic body; depositing an insulation body over said semiconductor die; removing a portion of said insulation body to expose at least one electrode of said semiconductor die on a second major surface of said semiconductor die opposite said first surface, said one electrode having an area; and forming a conductive pad having an area larger than said area of said one electrode on said one electrode and extending over said insulation body.
27. The method of claim 26, wherein said insulation body is photoimageable.
28. The method of claim 26, wherein said conductive pad is formed by forming a seed layer of a conductive material on said one electrode and plating a conductive body on said seed layer.
29. The method of claim 26, wherein said conductive pad is comprised of copper.
30. The method of claim 26, wherein said metallic body is a metallic plate.
31. The method of claim 26, wherein said metallic body is a metallic clip.
32. The method of claim 31, wherein said clip includes a connection surface that is generally coplanar with said conductive pad.
33. The method of claim 31, wherein said metallic clip is cup-shaped.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0013]
[0014]
[0015]
[0016]
[0017]
DETAILED DESCRIPTION OF EMBODIMENTS OF THE INVENTION
[0018] Referring to
[0019] Semiconductor die 12 may be a lateral condition device and thus may include another power electrode 22 (e.g. drain electrode or collector electrode) arranged generally coplanar with electrodes 14, 16. Note that a conforming conductive pad 20 is coupled to electrode 22 and redistributes electrode 22 in the same manner as the other electrodes 14, 16. Conductive pads 20 are preferably rendered solderable with a solderable body such as a Ni/Ag or Ni/Au stack.
[0020] A package according to the present invention preferably includes a passivation body 24. Passivation body 24 preferably includes solder resist characteristics, and as shown is disposed between pads 20 to prevent shorting due to solder encroachment during solder reflow when package 10 is being mounted onto an end user's circuit board or assembly.
[0021] Package 20 may further include a conductive clip 26 (formed, for example, from copper or a copper alloy). Clip 26 includes a web portion 28, and lead portion 30 each having a connection surface 32 which is generally coplanar with pads 20. Web portion 28 of clip 26 may be thermally coupled to a surface of die 12 opposite pads 20 with a thermally conductive adhesive, such as, solder or a thermally conductive adhesive 34. Note that a die in a package according to the invention may be a vertical conduction device, in which case an active electrode (e.g. power electrode) may be disposed opposite to pads 20. In such a case, the active electrode so arranged may be electrically and mechanically coupled to clip 26 with solder, and clip 26 may be used as a lead frame as well as a thermal dissipater (i.e. heatsink, or heat spreader).
[0022] Referring to
[0023] It should be noted that insulation 18 need not be photoimageable but can be patterned using other techniques, for example, laser ablation. For example, when insulation 18 is thicker than a few tens of microns an alternate material containing fillers such as silica may be required. Photo-imaging of such materials is not always possible as the exposure beam is not able to pass through the fillers or is blocked by the increased thickness of the passivation. Where this is the case a more suitable process for selectively removing passivation over contacts 14, 16 may be laser ablation. A suitable laser such as a Nd:YAG, CO2 or eximer may be used to pattern the contact openings in insulation 18.
[0024] There are several other options available to create seed layer 20. For example, an electroless copper plating process can be used to deposit anywhere between 1 and 10 m of copper over the surface of the assembly. The electroless plated seed layer can then be patterned through appropriate photolithography, and then electrolytic plating can be used to create thick conductive tracks. Any remaining photoresist from the photolithography step can be then stripped and the unwanted seed layer can be etched away.
[0025] Alternatively, a seed layer can be deposited using drop-on-demand deposition. In this case, ink containing a suspension of nano particulate (e.g. Ag or Cu) may be drop-on-demand deposited to create a silver or copper seed layer on the assembly. The assembly containing the ink is then cured to sinter the metal nanoparticles together and create a metallic film in the region of 0.2 to 3 ms thick. Where this process is used it is possible to place the seed layer in pre-defined regions on the assembly and remove the requirement for the subsequent application of photoresist materials/pattern plating. Additional metal may also be deposited onto the seed layer using electroless or electrolytic copper deposition. Drop-on-demand deposition is disclosed in U.S. patent application Ser. No. 11/367,725, assigned to the assignee of the present application, and incorporated herein by this reference.
[0026] Next, pads 20 are formed over portions of seed layer 36 not covered by mask 38 through, for example, electroplating or electroless plating. Thereafter, mask 38 and portions of seed layer 36 below mask 38 are removed through appropriate etching or the like whereby isolated pads 20 are left remaining. Passivation body 24 is then applied and packages 10 are cut out along scribe lines 40 from the clip matrix.
[0027] Referring next to
[0028] Referring to
[0029] In an alternative embodiment copper plate 42 can be replaced with a patterned substrate that includes insulated die pads (each pad for receiving a semiconductor die in the same manner described above) and traces. Such an alternative embodiment may allow for fabrication of multi-chip packages for, for example, half-bridge circuits or full bridge circuits.
[0030] Referring to
[0031] In cases where die 12 includes a major electrode disposed on the back thereof (opposite electrodes 14, 16 on the front), it is possible to create a hole or via through insulation 18 to redistribute the back electrode to pads on the front side of the package that are co-planar with pads 20. In such a case the via sidewalls may be coated with metal using the seed/plating processes described above in order to electrically couple the back electrode that is electrically connected to the plate to the redistributed pad on the front surface of the package coplanar with pads 20.
[0032] In addition to pads 20, tracks may also be formed for interconnection while pads 20 are being processed. The tracks may be formed from Ag/Cu with Ni/Au solderable finish, or electroless/electrolytic copper and a solderable finish.
[0033] The present invention should not be understood to be limited to silicon-based semiconductor devices. Other semiconductor devices such as III-nitride based semiconductor devices can be used without deviating from the scope and spirit of the present invention.
[0034] In addition, the present invention is not limited to one semiconductor die per package. Rather, multiple die may be thermally and mechanically coupled to the lead frame in the manner described above before overmolding and other steps are carried out to obtain a package that includes more than one die. Furthermore, a package according to the present invention may include passive components (e.g. capacitors, resistors, inductors) which may be accessible through vias or the like access features in the clip or the metallic plate.
[0035] Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art. It is preferred, therefore, that the present invention be limited not by the specific disclosure herein, but only by the appended claims.