INTEGRATED CIRCUIT ASSEMBLY
20170110408 ยท 2017-04-20
Inventors
- Lee Han Meng@ Eugene Lee (Muar, MY)
- Anis Fauzi Bin Abdul Aziz (Yan, MY)
- Sueann Lim Wei Fen (Melaka, MY)
Cpc classification
H01L2924/20757
ELECTRICITY
H01L2224/32013
ELECTRICITY
H01L2924/20751
ELECTRICITY
H01L2224/0579
ELECTRICITY
H01L2224/293
ELECTRICITY
H01L2924/20755
ELECTRICITY
H01L2924/20758
ELECTRICITY
H01L24/80
ELECTRICITY
H01L2924/20755
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L2924/20759
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L2224/04026
ELECTRICITY
H01L2924/20752
ELECTRICITY
H01L2924/20756
ELECTRICITY
H01L2924/20756
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/20752
ELECTRICITY
H01L2224/48464
ELECTRICITY
H01L2224/05009
ELECTRICITY
H01L2224/92247
ELECTRICITY
H01L2224/80
ELECTRICITY
H01L2224/29009
ELECTRICITY
H01L2924/20757
ELECTRICITY
H01L2924/20754
ELECTRICITY
H01L24/73
ELECTRICITY
H01L2224/04
ELECTRICITY
H01L21/78
ELECTRICITY
H01L21/4853
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2924/20759
ELECTRICITY
H01L2224/291
ELECTRICITY
H01L23/481
ELECTRICITY
H01L2924/20753
ELECTRICITY
H01L2924/20751
ELECTRICITY
H01L24/97
ELECTRICITY
H01L2224/04
ELECTRICITY
H01L23/5384
ELECTRICITY
H01L21/563
ELECTRICITY
H01L2224/80
ELECTRICITY
H01L2224/2929
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/2929
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2924/20758
ELECTRICITY
H01L2224/293
ELECTRICITY
H01L2924/20753
ELECTRICITY
H01L2224/0579
ELECTRICITY
H01L2224/97
ELECTRICITY
H01L2924/20754
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/92247
ELECTRICITY
H01L2224/97
ELECTRICITY
H01L2224/291
ELECTRICITY
H01L2224/48465
ELECTRICITY
International classification
H01L23/538
ELECTRICITY
H01L21/48
ELECTRICITY
H01L21/768
ELECTRICITY
H01L21/78
ELECTRICITY
Abstract
An integrated circuit (IC) die including a top surface and a bottom surface, a plurality of spaced apart ground connection traces positioned between the top surface and the bottom surface; with a hole in the die exposing the plurality of spaced apart ground connection traces.
Claims
1. An integrated circuit (IC) die comprising: a top surface and a bottom surface; and a plurality of spaced apart ground connection traces positioned between said top surface and said bottom surface; wherein a hole in said die exposes said plurality of spaced apart ground connection traces.
2. The IC die of claim 1 further comprising conductive filler filling said hole and electrically connecting said plurality of ground connection traces.
3. The IC die of claim 2 wherein said hole extends through said top surface and said bottom surface.
4. An integrated circuit (IC) package comprising an IC die having a top surface and a bottom surface and a plurality of spaced apart ground connection traces positioned between said top and bottom surfaces; wherein a hole in said IC die exposes said ground connection traces.
5. The IC package of claim 4 further comprising conductive filler filling said hole and electrically connecting said ground connection traces.
6. The IC package of claim 4 wherein said hole in said IC die extends through said top surface and said bottom surface of said IC die.
7. The IC package of claim 5 wherein said IC die is mounted on a die attach pad (DAP) with said conductive filler in said hole electrically connected to said DAP.
8. A method of making an integrated circuit (IC) assembly comprising: exposing ground connection traces in an IC die by making a hole in the die that intersects the ground connection traces.
9. The method of claim 8 further comprising filling the hole with conductive filler.
10. The method of claim 9 further comprising attaching the die to a leadframe die attach pad (DAP) such that the conductive filler is electrically connected to the DAP.
11. The method of claim 8 wherein said exposing ground connection traces comprises extending the hole between top and bottom surfaces of the IC die.
12. The method of claim 10 further comprising wire bonding contact surfaces on a top surface of the die with leads of the leadframe and not the DAP.
13. The method of claim 12 further comprising encapsulating the die and leadframe in mold compound.
14. The method of claim 13 further comprising plating exposed surface portions of the leads.
15. The method of claim 12 further comprising singulating the encapsulated leadframe from adjacent encapsulated leadframes.
16. In an integrated circuit package formation process, a method of eliminating wire sweep between ground and signal wires and reducing the chances of die attachment pad (DAP) delamination comprising: providing a plurality of stacked ground connection traces in the die; and forming a hole through the die to expose the ground connection traces.
17. The method of claim 16 further comprising filling the hole with electrically conductive filler.
18. The method of claim 17 further comprising attaching the die to the DAP with the conductive filler electrical connected to the DAP.
19. The method of claim 18 wherein the method further comprises wire bondingly attaching contact surfaces on the top of the die to portions of the leadframe exclusive of the DAP.
Description
BRIEF DESCRIPTION OF THE DRAWING
[0005]
[0006]
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
DETAILED DESCRIPTION
[0017]
[0018] Wire sweep refers to an IC package manufacturing problem that occurs when bond wires are not properly aligned in the horizontal plane. Wire sweep can occur during the wire bonding process, during handling after wire bonding, or during molding. Wire sweep can affect electrical performance by changing the mutual inductance of adjacent wires and SSN (simultaneous switching noise). If the wires touch, they will short. Another problem associated with wire bonding is that the stich bonds formed on a die attach pad (DAP) can cause a die mounted on the DAP to delaminate from it.
[0019] Applicants have developed a die that eliminates the need for bond wires electrically connected to the ground traces. A die/leadframe assembly including such a die 66 mounted on a DAP 62 of a leadframe 60 is illustrated in
[0020] A die 116, which may be similar or identical to die 66, and a method by which this die 116 is produced and mounted on a leadframe are described in detail with reference to
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029] As previously discussed,
[0030]
[0031]
[0032] Expressly disclosed in detail herein are embodiments of an integrated circuit (IC) die that includes a plurality of spaced apart ground connection traces positioned between a top surface and bottom surface of the die with a hole in the die that exposes the plurality of spaced apart ground connection traces. Methods of making such a die and various uses thereof in combination with a leadframe have also been expressly disclosed herein. Various alternative embodiments of this integrated circuit die and methods of making and using it may become obvious to those skilled in the art after reading this disclosure. It is intended that the appended claims be construed broadly to cover such alternative embodiments, except as limited by the prior art.