SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF
20250366160 ยท 2025-11-27
Inventors
Cpc classification
H10D30/43
ELECTRICITY
H10D30/6735
ELECTRICITY
H10D84/0149
ELECTRICITY
H10D30/797
ELECTRICITY
H10D30/0198
ELECTRICITY
B82Y10/00
PERFORMING OPERATIONS; TRANSPORTING
H10D30/014
ELECTRICITY
H10D84/017
ELECTRICITY
H10D84/0186
ELECTRICITY
H10D64/258
ELECTRICITY
H10D30/6757
ELECTRICITY
H10D64/01
ELECTRICITY
H10D62/822
ELECTRICITY
H10D64/017
ELECTRICITY
International classification
H10D84/03
ELECTRICITY
H10D84/01
ELECTRICITY
H10D30/01
ELECTRICITY
H10D62/10
ELECTRICITY
H10D64/01
ELECTRICITY
H10D64/23
ELECTRICITY
Abstract
A method includes: forming a plurality of first nanostructures arranged in a vertical direction; forming a gate strip surrounding each of the first nanostructures; growing a plurality of first epitaxial structures on either side of each of the first nanostructures; forming a first contact on a top end of a first one of the first epitaxial structures; and forming a second contact on a bottom end of the first one of the first epitaxial structures.
Claims
1. A method, comprising: forming a plurality of first nanostructures arranged in a vertical direction; forming a gate strip surrounding each of the first nanostructures; growing a plurality of first epitaxial structures on either side of each of the first nanostructures; forming a first contact on a top end of a first one of the first epitaxial structures; and forming a second contact on a bottom end of the first one of the first epitaxial structures.
2. The method of claim 1, wherein the second contact has a longer length than the first contact in a lengthwise direction of the gate strip from a top view.
3. The method of claim 1, further comprising: forming a plurality of second nanostructures arranged in the vertical direction and laterally spaced apart from the first nanostructures, wherein the gate strip further surrounds each of the second nanostructures; and growing a plurality of second epitaxial structures on either side of each of the second nanostructures, wherein the second contact further laterally extends from the bottom end of the first one of the first epitaxial structures to a bottom end of one of the second epitaxial structures.
4. The method of claim 3, wherein the first contact non-overlaps the one of the second epitaxial structures.
5. The method of claim 1, further comprising: forming a third contact on a bottom end of a second one of the first epitaxial structures.
6. The method of claim 1, wherein the first nanostructures, the gate strip, and the first epitaxial structures form a P-type transistor.
7. The method of claim 1, further comprising: forming an upper gate spacer on a sidewall of the gate strip and over the first nanostructures; and forming a lower gate spacer interposing the gate strip and the first epitaxial structures, the lower gate spacers having a higher dielectric constant than the upper gate spacer.
8. A semiconductor device, comprising: a plurality of first semiconductor sheets arranged in a vertical direction; a plurality of second semiconductor sheets arranged in the vertical direction and laterally spaced apart from the first semiconductor sheets; a gate pattern across the first semiconductor sheets and the second semiconductor sheets from a top view; a first source pattern and a first drain pattern on opposite sides of the plurality of first semiconductor sheets; a second source pattern and a second drain pattern on opposite sides of the plurality of second semiconductor sheets; a first back-side contact on a bottom of the first source pattern from a first cross sectional view; and a second back-side contact extending from a bottom of the first drain pattern to a bottom of the second drain pattern from a second cross sectional view.
9. The semiconductor device of claim 8, further comprising: a front-side contact on a top of the first drain pattern.
10. The semiconductor device of claim 8, further comprising a third back-side contact on a bottom of the second source pattern.
11. The semiconductor device of claim 8, comprising: a first dielectric layer, the drain pattern being positioned in the first dielectric layer and having a sidewall adjacent a sidewall of the first dielectric layer; and a second dielectric layer, distinct from the first dielectric layer, a sidewall of the first back-side contact being adjacent a sidewall of the second dielectric layer and an upper surface of the first back-side contact being adjacent a bottom surface of the first dielectric layer.
12. The semiconductor device of claim 8, comprising: an isolation structure extending from the first drain pattern to the second drain pattern; a first dielectric layer between the first drain pattern and the second drain pattern and overlying the isolation structure; a second dielectric layer overlying the first dielectric layer; a front-side via positioned in the second dielectric layer; a third dielectric layer overlying the second dielectric layer; and a fourth dielectric layer underlying the isolation structure.
13. The semiconductor device of claim 12, comprising: a front-side contact underlying the front-side via; and a tap via extending from the isolation structure to the front-side contact.
14. The semiconductor device of claim 13, wherein the tap via extends into the fourth dielectric layer.
15. The semiconductor device of claim 12, comprising: a tap via extending from the front-side via and into the fourth dielectric layer.
16. A method, comprising: forming a first transistor comprising a plurality of first nanostructures arranged in a vertical direction, a first gate structure surrounding the first nanostructures and first source/drain regions on opposite sides of the first gate structure; forming a second transistor comprising a plurality of second nanostructures arranged in the vertical direction, a second gate structure surrounding the second nanostructures, and second source/drain regions on opposite sides of the second gate structure; and forming a first back-side contact extending from a bottom end of a first one of the first source/drain regions of the first transistor to a bottom end of a first one of the second source/drain regions of the second transistor, a sidewall of the first back-side contact being contiguous with a sidewall of the first one of the first source/drain regions.
17. The method of claim 16, comprising: forming a second back-side contact on a bottom end of a second one of the second source/drain regions of the second transistor, wherein from a top view, the second back-side contact non-overlaps the first source/drain regions.
18. The method of claim 17, comprising: forming a front-side contact on a top of the first one of the first source/drain regions.
19. The method of claim 18, comprising: forming a third back-side contact on a bottom of a second one of the second source/drain regions.
20. The method of claim 16, comprising: forming an isolation structure, wherein forming the first source/drain regions and the second source/drain regions comprises forming the first source/drain regions and the second source/drain regions that extend into and upward from the isolation structure; wherein forming the first back-side contact comprises: reducing height of the isolation structure to expose the bottom end of the first one of the first source/drain regions and the bottom end of the first one of the second source/drain regions; forming a dielectric layer on the isolation structure, the bottom end of the first one of the first source/drain regions and the bottom end of the first one of the second source/drain regions; forming an opening in the dielectric layer exposing the isolation structure, the bottom end of the first one of the first source/drain regions and the bottom end of the first one of the second source/drain regions; and forming the back-side contact in the opening.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0004] Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
[0005]
[0006]
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
DETAILED DESCRIPTION
[0016] The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
[0017] Further, spatially relative terms, such as beneath, below, lower, above, upper and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
[0018] As used herein, around, about, approximately, or substantially may mean within 20 percent, or within 10 percent, or within 5 percent of a given value or range. One skilled in the art will realize, however, that the value or range recited throughout the description are merely examples, and may be reduced with the down-scaling of the integrated circuits. Numerical quantities given herein are approximate, meaning that the term around, about, approximately, or substantially can be inferred if not expressly stated.
[0019] Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and the present disclosure, and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
[0020] The gate all around (GAA) transistor structures may be patterned by any suitable method. For example, the structures may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes. Generally, double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process. For example, in one embodiment, a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the GAA structure.
[0021] The present disclosure is related to integrated circuit (IC) structures and methods of forming the same. More particularly, some embodiments of the present disclosure are related to gate-all-around (GAA) devices including improved isolation structures to reduce current leakage from channels to the substrate. A GAA device includes a device that has its gate structure, or portions thereof, formed on four-sides of a channel region (e.g., surrounding a portion of a channel region). The channel region of a GAA device may include nanosheet channels, bar-shaped channels, and/or other suitable channel configurations. In some embodiments, the channel region of a GAA device may have multiple horizontal nanosheets or horizontal bars vertically spaced, making the GAA device a stacked horizontal GAA (S-HGAA) device. The GAA devices presented herein include a p-type metal-oxide-semiconductor GAA device and an n-type metal-oxide-semiconductor GAA device stack together. Further, the GAA devices may have one or more channel regions (e.g., nanosheets) associated with a single, contiguous gate structure, or multiple gate structures. One of ordinary skill may recognize other examples of semiconductor devices that may benefit from aspects of the present disclosure. In some embodiments, the nanosheets can be interchangeably referred to as nanowires, nanoslabs, nanorings, or nanostructures having nano-scale size (e.g., a few nanometers), depending on their geometry. In addition, the embodiments of the disclosure may also be applied, however, to a variety of metal oxide semiconductor transistors (e.g., complementary-field effect transistor (CFET) and fin field effect transistor (FinFET)).
[0022] Some embodiments discussed herein are discussed in the context of nano-FETs formed using a gate-last process. In other embodiments, a gate-first process may be used. Also, some embodiments contemplate aspects used in planar devices, such as planar FETs, or in fin field-effect transistors (FinFETs). For example, FinFETs may include fins on a substrate, with the fins acting as channel regions for the FinFETs. Similarly, planar FETs may include a substrate, with portions of the substrate acting as channel regions for the planar FETs.
[0023] In the course of IC evolution, functional density (i.e., the number of interconnected devices per chip area) has generally increased while geometry size (i.e., the smallest component (or line) that can be created using a fabrication process) has decreased. However, the smaller and more dense the metal lines in the IC structure will result in worse resistant thereof, thereby wasting processing power and processing speed during the operation of the IC structure. For example, in a cell routing of the IC structure, Vdd and Vss power routing may occupy too many routing resources and therefore impact the cell scaling as well as the performance of the IC structure (e.g., RC delay or IR drop).
[0024] Therefore, the present disclosure in various embodiments provides a metal line routing method to improve the functional density and operation performance on the IC structure. That is, a part of metal layers is transferred to the wafer back-side, so as to reduce the routing loading and improve the circuit density in a same chip area. In addition, the less metal tracks in the same chip area benefits the metal conductor RC performance. For example, the present disclosure provides a metal line routing method to move a common rectangular drain contact between two transistors from the wafer front-side to the wafer back-side and to have a drain contact on a single drain region among the two transistors on the front-side and further electrically connected to the front side metal layers to receive data/signal. Therefore, a lateral overlapping area between the contact on the drain region and the gate structure can be reduced, which in turn improves capacitance between the contact and the gate structure and reduces the circuit density in a same chip area, and thereby achieving both high functional density and high speed applications in the IC structure.
[0025] Reference is made to
[0026] In some embodiments, the logic circuit 110 may include transistors MN1, MN2, and MN3 in a first conductivity type device region 10C and transistors MP1, MP2, and MP3 in a second conductivity type device region 10D. In some embodiments, the transistors MN1, MN2, MP1 and MP2 are in the first logic cell 10A, and the transistors MN3 and MP3 are in the second logic cell 10B. In some embodiments, the transistors MN1, MN2, and MN3 may be NMOS transistors with silicon channel regions, and the transistor MP1, MP2, and MP3 may be PMOS transistors with silicon channel regions. In some embodiments, the transistors MN1, MN2, MN3, MP1, MP2, and MP3 may be GAA FETs. The silicon channel regions of the NMOS and PMOS transistors are formed by semiconductor sheets 210. The semiconductor sheets 210 are stacked along the Z-direction (not shown) and are wrapped by the gate electrode, and the Z-direction is perpendicular to the plane formed by the X-direction and Y-direction.
[0027] As shown in
[0028] As shown in
[0029] As shown in
[0030] In
[0031] As shown in
[0032] For the transistors MN3 and MP3, the source/drain regions 218d and 218i (see
[0033] The present disclosure provides a metal line routing method to move the common rectangular source/drain contact 240d between two transistors MN3 and MP3 from the front-side to the back-side of the wafer and to have the drain contact 240i on a single source/drain region 218i among the two transistors MN3 and MP3 on the wafer front-side and further electrically connected to the front side metal layers (e.g., conductive line 224) to receive data/signal. The source/drain contact 240d is in a position lower than the gate electrode 220c and has a longer length than the source/drain contact 240i in a lengthwise direction of the gate electrode 220c from the top view. Therefore, a lateral overlapping area between the contact on the source/drain region 218i and the gate structure (e.g., gate electrode 220c) can be reduced, which in turn improves capacitance between the contact and the gate structure (e.g., gate electrode 220c) and reduces the circuit density in a same chip area, and thereby achieving both high functional density and high speed applications in the IC structure.
[0034] In some embodiments, the source/drain regions 218f, 218g, 218h, 218i, and 218j (see
[0035] In
[0036] In some embodiments, the layouts as shown in
[0037] Reference is made to
[0038] As shown in
[0039] As shown in
[0040] Reference is made to
[0041] In some embodiments, the gate electrode 220b may be made of conductive material, such as aluminum (Al), copper (Cu), tungsten (W), titanium (Ti), tantalum (Ta), or other applicable materials. In some embodiments, the gate structure of the gate electrode 220b may include multiple material structure selected from a group consisting of poly gate/SiON structure, metals/high-K dielectric structure, Al/refractory metals/high-K dielectric structure, silicide/high-K dielectric structure, or combination. In some embodiments, the gate electrode 220b is formed by a deposition process, such as chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), high density plasma CVD (HDPCVD), metal organic CVD (MOCVD), or plasma enhanced CVD (PECVD). In some embodiments, the gate dielectric layer 231 is made of silicon oxide (SiO.sub.x), silicon nitride (Si.sub.xN.sub.y), silicon oxynitride (SiON), dielectric material(s) with high dielectric constant (high-k), or a combination thereof. In some embodiments, the gate dielectric layer 231 is deposited by a plasma enhanced chemical vapor deposition (PECVD) process or by a spin coating process. The high dielectric constant (high-k) material may be hafnium oxide (HfO.sub.2), zirconium oxide (ZrO.sub.2), lanthanum oxide (La.sub.2O.sub.3), yttrium oxide (Y.sub.2O.sub.3), aluminum oxide (Al.sub.2O.sub.3), titanium oxide (TiO.sub.2) or another applicable material. In some embodiments, the gate dielectric layer 231 includes Lanthanum (La) dopant.
[0042] One or more work-function layers (not shown) are formed between the gate dielectric layer 231 and the gate electrode 220b. In some embodiments, the work function layer is made of metal material, and the metal material may include N-work-function metal or P-work-function metal. The N-work-function metal includes tungsten (W), copper (Cu), titanium (Ti), silver (Ag), aluminum (Al), titanium aluminum alloy (TiAl), titanium aluminum nitride (TiAlN), tantalum carbide (TaC), tantalum carbon nitride (TaCN), tantalum silicon nitride (TaSiN), manganese (Mn), zirconium (Zr) or a combination thereof. The P-work-function metal includes titanium nitride (TiN), tungsten nitride (WN), tantalum nitride (TaN), ruthenium (Ru) or a combination thereof.
[0043] The dielectric regions 227 are formed on opposite ends of the dielectric-base gates 225a through 225c and the gate electrodes 220a through 220c. As described above, the gate electrode 220b extends in the Y-direction between the dielectric regions 227. In some embodiments, each dielectric region 227 is a gate-cut structure for the gate structure corresponding to the gate electrode 220b, and the gate-cut structure is formed by a cut metal gate (CMG) process.
[0044] A hard mask layer 235 is formed over the gate electrode 220b and between the dielectric regions 227. In some embodiments, the hard mask layer 235 can be interchangeably referred to a gate top dielectric. In some embodiments, the hard mask layer 235 may be made of dielectric material. The ILD layer 260 is deposited over the hard mask layer 235 and the dielectric regions 227, and then the IMD layer 264 is deposited over 260. In some embodiments, the ILD layer 260 or the IMD layer 264 may be formed of an oxide such as Phospho-Silicate Glass (PSG), Boro-Silicate Glass (BSG), Boron-Doped Phospho-Silicate Glass (BPSG), Tetra Ethyl Ortho Silicate (TEOS) oxide, or the like. The gate via 250b is formed in the ILD layer 260 and the hard mask layer 235. The conductive lines 201, 202, 204, 206, 208 are formed in IMD layer 264. The gate electrode 220b is electrically connected to an overlying level (e.g., conductive line 204) through the gate via 250b for receiving the input signal of the standard cell corresponding to the first logic cell 10A. On the back side of the semiconductor structure, the back-side dielectric 331 and an IMD layer 332 are deposited over the gate electrode 220b in sequence. The conductive lines 301 and 302 are formed in the IMD layer 332 and overlap the semiconductor sheets 210. The back-side dielectric 331 have protruding strips that protrude toward the semiconductor sheets 210.
[0045] Reference is made to
[0046] In
[0047] In
[0048] As shown in
[0049] As shown in
[0050] As shown in
[0051] As shown in
[0052] In
[0053] As shown in
[0054] Reference is made to
[0055] Reference is made to
[0056] As shown in
[0057] As shown in
[0058]
[0059] Reference is made to
[0060] Subsequently, a multi-layer stack 42 is formed over the substrate 50. The multi-layer stack 42 includes alternating first semiconductor layers 310 and second semiconductor layers 210. The first semiconductor layers 310 formed of a first semiconductor material, and the second semiconductor layers 210 are formed of a second semiconductor material. The semiconductor materials may each be selected from the candidate semiconductor materials of the substrate 50. In some embodiments, the multi-layer stack 42 includes two layers of each of the first semiconductor layers 310 and the second semiconductor layers 210. It should be appreciated that the multi-layer stack 42 may include any number of the first semiconductor layers 310 and the second semiconductor layers 210.
[0061] In some embodiments, and as will be subsequently described in greater detail, the first semiconductor layers 310 will be removed and the second semiconductor layers 210 will patterned to form channel regions for the nano-FETs in both the first type and second conductivity type device regions 10C and 10D as shown in
[0062] In some embodiments, the first semiconductor material of the first semiconductor layers 310 may be made of a material, such as silicon germanium (e.g., Si.sub.xGe.sub.1-x, where x can be in the range of 0 to 1), pure germanium, a III-V compound semiconductor, a II-VI compound semiconductor, or the like. The second semiconductor material of the second semiconductor layers 210 may be made of a material, such as silicon, silicon carbide, a III-V compound semiconductor, a II-VI compound semiconductor, or the like. The first semiconductor material and the second semiconductor material may have a high etching selectivity from the etching of one another. Each of the layers of the multi-layer stack 42 may be grown by a process such as vapor phase epitaxy (VPE) or molecular beam epitaxy (MBE), deposited by a process such as chemical vapor deposition (CVD) or atomic layer deposition (ALD), or the like. In some embodiments, the multi-layer stack 42 may have a thickness in a range from about 70 to 120 nm, such as about 70, 80, 90, 100, 110, or 120 nm. In some embodiments, each of the layers may have a small thickness, such as a thickness in a range of about 5 nm to about 40 nm. In some embodiments, some layers (e.g., the second semiconductor layers 210) are formed to be thinner than other layers (e.g., the first semiconductor layers 310). For example, in embodiments in which the first semiconductor layers 310 are sacrificial layers (or dummy layers) and the second semiconductor layers 210 are patterned to form channel regions for the nano-FETs in both the first type and second conductivity type device regions 10C and 10D as shown in
[0063] Reference is made to
[0064] The fins 62 and the first and second semiconductor sheets 310, 210 may be patterned by any suitable method. For example, the fins 62 and the first and second semiconductor sheets 310, 210 may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes. Generally, double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process. For example, in one embodiment, a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used as masks to pattern the fins 62 and the first and second semiconductor sheets 310, 210. In some embodiments, the mask (or other layer) may remain on the first and second semiconductor sheets 310, 210.
[0065] The fins 62 and the first and second semiconductor sheets 310, 210 may each have widths in a range of about 8 nm to about 40 nm. In some embodiments, the fins 62 and the first and second semiconductor sheets 310, 210 have substantially equal widths in the first type and second conductivity type device regions 10C and 10D as shown in
[0066] Reference is made to
[0067] The STI structures 251 may be formed by any suitable method. For example, an insulation material can be formed over the substrate 50 and the first and second semiconductor sheets 310, 210, and between adjacent fins 62. The insulation material may be an oxide, such as silicon oxide, a nitride, such as silicon nitride, the like, or a combination thereof, which may be formed by a chemical vapor deposition (CVD) process, such as high density plasma CVD (HDP-CVD), flowable chemical vapor deposition (FCVD), the like, or a combination thereof. Other insulation materials formed by any acceptable process may be used. In some embodiments, the insulation material is silicon oxide formed by FCVD. An anneal process may be performed once the insulation material is formed. In an embodiment, the insulation material is formed such that excess insulation material covers the first and second semiconductor sheets 310, 210. Although the STI structures 251 are each illustrated as a single layer, some embodiments may utilize multiple layers. For example, in some embodiments a liner (not separately illustrated) may first be formed along surfaces of the substrate 50, the fins 62, and the first and second semiconductor sheets 310, 210. Thereafter, a fill material, such as those previously described may be formed over the liner.
[0068] A removal process is then applied to the insulation material to remove excess insulation material over the first and second semiconductor sheets 310, 210. In some embodiments, a planarization process such as a chemical mechanical polish (CMP), an etch-back process, combinations thereof, or the like may be utilized. In embodiments in which a mask remains on the first and second semiconductor sheets 310, 210, the planarization process may expose the mask or remove the mask. After the planarization process, the top surfaces of the insulation material and the mask (if present) or the first and second semiconductor sheets 310, 210 are coplanar (within process variations). Accordingly, the top surfaces of the mask (if present) or the first and second semiconductor sheets 310, 210 are exposed through the insulation material. In some embodiments, no mask remains on the first and second semiconductor sheets 310, 210. The insulation material is then recessed to form the STI structures 251. The insulation material is recessed, such as in a range from about 30 nm to about 80 nm, such that at least a portion of the first and second semiconductor sheets 310, 210 protrude from between adjacent portions of the insulation material. Further, the top surfaces of the STI structures 251 may have a flat surface as illustrated, a convex surface, a concave surface (such as dishing), or a combination thereof. The top surfaces of the STI structures 251 may be formed flat, convex, and/or concave by an appropriate etch. The insulation material may be recessed using any acceptable etching process, such as one that is selective to the material of the insulation material (e.g., selectively etches the insulation material of the STI structures 251 at a faster rate than the materials of the fins 62 and the first and second semiconductor sheets 310, 210). For example, an oxide removal may be performed using dilute hydrofluoric (dHF) acid.
[0069] The process previously described is just one example of how the fins 62 and the first and second semiconductor sheets 310, 210 may be formed. In some embodiments, the fins 62 and/or the first and second semiconductor sheets 310, 210 may be formed using a mask and an epitaxial growth process. For example, a dielectric layer can be formed over a top surface of the substrate 50, and trenches can be etched through the dielectric layer to expose the underlying substrate 50. Epitaxial structures can be epitaxially grown in the trenches, and the dielectric layer can be recessed such that the epitaxial structures protrude from the dielectric layer to form the fins 62 and/or the first and second semiconductor sheets 310, 210. The epitaxial structures may include the alternating semiconductor materials previously described, such as the first semiconductor material and the second semiconductor material. In some embodiments where epitaxial structures are epitaxially grown, the epitaxially grown materials may be in situ doped during growth, which may obviate prior and/or subsequent implantations, although in situ and implantation doping may be used together.
[0070] Reference is made to
[0071] The mask layer is patterned using acceptable photolithography and etching techniques to form masks 76. The pattern of the masks 76 is then transferred to the dummy gate layer by any acceptable etching technique to form dummy gates 74. The pattern of the masks 76 may optionally be further transferred to the dummy dielectric layer by any acceptable etching technique to form dummy dielectrics 72. The dummy gates 84 cover portions of the first and second semiconductor sheets 310, 210 that will be exposed in subsequent processing to form channel regions. Specifically, the dummy gates 84 extend along the portions of the second semiconductor sheets 210 that will be patterned to form channel regions. The pattern of the masks 76 may be used to physically separate adjacent dummy gates 74. The dummy gates 74 may also have lengthwise directions substantially perpendicular (within process variations) to the lengthwise directions of the fins 62. The masks 76 can optionally be removed after patterning, such as by any acceptable etching technique.
[0072] Gate spacers 90 are formed over the first and second semiconductor sheets 310, 210, on exposed sidewalls of the masks 76 (if present), the dummy gates 74, and the dummy dielectrics 72. In some embodiments, the gate spacers 90 can be interchangeably referred to top spacers or upper gate spacers. In some embodiments, the gate spacers 90 may have a lateral dimension in a range from about 4 nm to about 12 nm. In some embodiments, the gate spacer 90 may include multiple dielectric material and selected from a group consist of SiO.sub.2, Si.sub.3N.sub.4, carbon doped oxide, nitrogen doped oxide, porous oxide, air gap, or combinations thereof. The gate spacers 90 may be formed by conformally depositing one or more dielectric material(s) and subsequently etching the dielectric material(s). Acceptable dielectric materials may include silicon oxide, silicon nitride, silicon oxynitride, silicon oxycarbonitride, or the like, which may be formed by a conformal deposition process such as chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), plasma-enhanced atomic layer deposition (PEALD), or the like. Other insulation materials formed by any acceptable process may be used. Any acceptable etch process, such as a dry etch, a wet etch, the like, or a combination thereof, may be performed to pattern the dielectric material(s). The etching may be anisotropic. The dielectric material(s), when etched, have portions left on the sidewalls of the dummy gates 74 (thus forming the gate spacers 90).
[0073] Reference is made to
[0074] Reference is made to
[0075] As an example to form the inner spacers 96, the source/drain recesses 94 can be laterally expanded. Specifically, portions of the sidewalls of the first semiconductor sheets 310 exposed by the source/drain recesses 94 may be recessed. Although sidewalls of the first semiconductor sheets 310 are illustrated as being straight, the sidewalls may be concave or convex. The sidewalls may be recessed by any acceptable etching process, such as one that is selective to the material of the first semiconductor sheets 310 (e.g., selectively etches the material of the first semiconductor sheets 310 at a faster rate than the material of the second semiconductor sheets 210). The etching may be isotropic. For example, when the second semiconductor sheets 210 are formed of silicon and the first semiconductor sheets 310 are formed of silicon germanium, the etching process may be a wet etch using tetramethylammonium hydroxide (TMAH), ammonium hydroxide (NH.sub.4OH), or the like. In another embodiment, the etching process may be a dry etch using a fluorine-based gas such as hydrogen fluoride (HF) gas. In some embodiments, the same etching process may be continually performed to both form the source/drain recesses 94 and recess the sidewalls of the first semiconductor sheets 310. The inner spacers 96 can then be formed by conformally forming an insulating material and subsequently etching the insulating material. The insulating material may be silicon nitride or silicon oxynitride, although any suitable material, such as low-dielectric constant (low-k) materials having a k-value less than about 3.5, may be utilized. In some embodiments, the inner spacer 96 may have a higher K (dielectric constant) value than the gate spacer 90. In some embodiments, the material of inner spacer is selected from a group including SiO.sub.2, Si.sub.3N.sub.4, SiON, SiOC, SiOCN base dielectric material, air gap, or combinations thereof. The insulating material may be deposited by a conformal deposition process, such as ALD, CVD, or the like. The etching of the insulating material may be anisotropic. For example, the etching process may be a dry etch such as a RIE, a NBE, or the like. Although outer sidewalls of the inner spacers 96 are illustrated as being flush with respect to the sidewalls of the gate spacers 90, the outer sidewalls of the inner spacers 96 may extend beyond or be recessed from the sidewalls of the gate spacers 90. In other words, the inner spacers 96 may partially fill, completely fill, or overfill the sidewall recesses. Moreover, although the sidewalls of the inner spacers 96 are illustrated as being straight, the sidewalls of the inner spacers 96 may be concave or convex.
[0076] Reference is made to
[0077] The epitaxial source/drain regions 218a through 218e in the first conductivity type device region 10C may be formed by masking the second conductivity type device region 10D. Then, the epitaxial source/drain regions 218a through 218e in the first conductivity type device region 10C are epitaxially grown in the source/drain recesses 94 in the first conductivity type device region 10C. The epitaxial source/drain regions 218a through 218e may include any acceptable material appropriate for n-type devices. For example, the epitaxial source/drain regions 218a through 218e in the first conductivity type device region 10C may include materials exerting a tensile strain on the channel regions, such as silicon, silicon carbide, phosphorous doped silicon carbide, silicon phosphide, or the like. The epitaxial source/drain regions 218a through 218e in the first conductivity type device region 10C may be referred to as n-type source/drain regions. The epitaxial source/drain regions 218a through 218e in the first conductivity type device region 10C may have surfaces raised from respective surfaces of the fins 62 and the first and second semiconductor sheets 310, 210, and may have facets.
[0078] The epitaxial source/drain regions 218f through 218j in the second conductivity type device region 10D may be formed by masking the first conductivity type device region 10C. Then, the epitaxial source/drain regions 218f through 218j in the second conductivity type device region 10D are epitaxially grown in the source/drain recesses 94 in the second conductivity type device region 10D. The epitaxial source/drain regions 218f through 218j may include any acceptable material appropriate for p-type devices. For example, the epitaxial source/drain regions 218f through 218j in the second conductivity type device region 10D may include materials exerting a compressive strain on the channel regions, such as silicon germanium, boron doped silicon germanium, germanium, germanium tin, or the like. The epitaxial source/drain regions 218f through 218j in the second conductivity type device region 10D may be referred to as p-type source/drain regions. The epitaxial source/drain regions 218f through 218j in the second conductivity type device region 10D may have surfaces raised from respective surfaces of the fins 62 and the first and second semiconductor sheets 310, 210, and may have facets.
[0079] Reference is made to
[0080] Subsequently, a removal process is performed to level the top surfaces of the ILD layer 262 with the top surfaces of the masks 76 (if present) or the dummy gates 74. In some embodiments, a planarization process such as a chemical mechanical polish (CMP), an etch-back process, combinations thereof, or the like may be utilized. The planarization process may also remove the masks 76 on the dummy gates 74, and portions of the gate spacers 90 along sidewalls of the masks 76. After the planarization process, the top surfaces of the gate spacers 90, the ILD layer 262, the CESL, and the masks 76 (if present) or the dummy gates 74 are coplanar (within process variations). Accordingly, the top surfaces of the masks 76 (if present) or the dummy gates 74 are exposed through the ILD layer 262. In some embodiments, the masks 76 remain, and the planarization process levels the top surfaces of the ILD layer 262 with the top surfaces of the masks 76.
[0081] Reference is made to
[0082] The remaining portions of the first semiconductor sheets 310 are then removed to expand the recesses 106, such that openings 108 are formed in regions between the second semiconductor sheets 210. The remaining portions of the first semiconductor sheets 310 can be removed by any acceptable etching process that selectively etches the material of the first semiconductor sheets 310 at a faster rate than the material of the second semiconductor sheets 210. The etching may be isotropic. For example, when the first semiconductor sheets 310 are formed of silicon germanium and the second semiconductor sheets 210 are formed of silicon, the etching process may be a wet etch using tetramethylammonium hydroxide (TMAH), ammonium hydroxide (NH.sub.4OH), or the like. In some embodiments, a trim process (not separately illustrated) is performed to decrease the thicknesses of the exposed portions of the second semiconductor sheets 210. In some embodiments, the removing of the remaining portions of the first semiconductor sheets 310 can be interchangeably referred to as a channel releasing process. The second semiconductor sheets 210 can be interchangeably referred to as a vertically stacked multiple channels (sheets) and may have a vertically sheet pitch within a range of from about 10 nm to about 30 nm. In some embodiments, the second semiconductor sheets 210 may have a thickness within a range from about 4 nm to about 10 nm. In some embodiments, the vertically sheet pitch of the between adjacent two of the second semiconductor sheets 210 may be within a range from about 6 to about 20 nm.
[0083] Reference is made to
[0084] The gate dielectric layer 231 is disposed on the sidewalls and/or the top surfaces of the fins 62; on the top surfaces, the sidewalls, and the bottom surfaces of the second semiconductor sheets 210; and on the sidewalls of the gate spacers 90. The gate dielectric layer 231 may include an oxide such as silicon oxide or a metal oxide, a silicate such as a metal silicate, combinations thereof, multi-layers thereof, or the like. The gate dielectric layer 231 may include a dielectric material having a k-value greater than about 7.0, such as a metal oxide or a silicate of hafnium, aluminum, zirconium, lanthanum, manganese, barium, titanium, lead, and combinations thereof. Although a single-layered gate dielectric layer 231 is illustrated in
[0085] The gate electrode layers 220a through 220f may include a metal-containing material such as titanium nitride, titanium oxide, tungsten, cobalt, ruthenium, aluminum, combinations thereof, multi-layers thereof, or the like. Although a single-layered gate electrode layers 220a through 220f is illustrated in
[0086] The formation of the gate dielectric layers 231 in the first conductivity type device region 10C and the second conductivity type device region 10D may occur simultaneously such that the gate dielectric layers 112 in each region are formed of the same materials, and the formation of the gate electrode layers 220a through 220f may occur simultaneously such that the gate electrode layers 220a through 220f in each region are formed of the same materials. In some embodiments, the gate dielectric layers 231 in each region may be formed by distinct processes, such that the gate dielectric layers 231 may be different materials and/or have a different number of layers, and/or the gate electrode layers 220a through 220f in each region may be formed by distinct processes, such that the gate electrode layers 220a through 220f may be different materials and/or have a different number of layers. Various masking steps may be used to mask and expose appropriate regions when using distinct processes. In the following description, at least portions of the gate electrode layers 220a through 220f in the first conductivity type device region 10C and the gate electrode layers 220a through 220f in the second conductivity type device region 10D are formed separately.
[0087] Subsequently, a removal process is performed to remove the excess portions of the materials of the gate dielectric layer 231 and the gate electrode layers 220a through 220f, which excess portions are over the top surfaces of the ILD layer 262 and the gate spacers 90, thereby forming gate dielectric layer 231 and gate electrode layers 220a through 220f. In some embodiments, a planarization process such as a chemical mechanical polish (CMP), an etch-back process, combinations thereof, or the like may be utilized. The gate dielectric layer 231, when planarized, has portions left in the recesses 106 (thus forming the gate dielectric layer 231). The gate electrode layers 220a through 220f, when planarized, has portions left in the recesses 106 (thus forming the gate electrode layers 220a through 220c). The top surfaces of the gate spacers 90; the CESL (not shown); the ILD layer 262; the gate dielectric layer 231, and the gate electrodes are coplanar (within process variations). The gate dielectric layer 231 and the gate electrode layers 220a through 220f form replacement gates of the resulting nano-FETs. Each respective pair of a gate dielectric layer 231 and a gate electrode layers 220a, 220b, 220c, 220d, 220e, or 220f may be collectively referred to as a gate structure. The gate structures each extend along top surfaces, sidewalls, and bottom surfaces of a channel region of the second semiconductor sheet 210. In some embodiments, the gate electrode layers 220a through 220f each have a gate length in a range from about 6 nm to about 20 nm.
[0088] Reference is made to
[0089] Subsequently, a dielectric material is filled in the isolation region (i.e., spaces originally occupied by the gate electrode layers 220d through 220f and the gate dielectric layer 231 warping the gate electrode layers 220d through 220f) to form dielectric-base gates 225a, 225b, and 225c. As shown in
[0090] Reference is made to
[0091] Subsequently, a hard mask layer 235 is formed over the gate electrodes 220a through 220c and the dielectric-base gates 225a through 225c using, for example, a deposition process to deposit a dielectric material over the substrate 50, followed by a CMP process to remove excess dielectric material above the spacers 90 and the ILD layer 262. In some embodiments, source/drain contacts 240a through 240j formed subsequently are formed by a self-aligned contact process using the hard mask layer 235 as a contact etch protection layer. In some embodiments, the hard mask layer 235 may have a thickness in a range from about 2 nm to about 60 nm.
[0092] In some embodiments, the hard mask layer 235 may be made of a nitride-based material, such as Si.sub.3N.sub.4, SiON, or a carbon-based material, such as SiC. SiOC, SiOCN, or combinations thereof. In some embodiments, the hard mask layer 235 may include SiO.sub.x. SiBN, SiCBN, other suitable dielectric materials, or combinations thereof. In some embodiments, the hard mask layer 235 may include a metal oxide, such as be hafnium oxide (HfO.sub.2), zirconium oxide (ZrO.sub.2), lanthanum oxide (La.sub.2O.sub.3), yttrium oxide (Y.sub.2O.sub.3), aluminum oxide (Al.sub.2O.sub.3), tantalum oxide (Ta.sub.2O.sub.5), titanium oxide (TiO.sub.2), another applicable material, or combinations thereof. The hard mask layer 235 has different etch selectivity than the spacers 90 and/or the ILD layer 262, so as to selective etch back the hard mask layer 235. By way of example, if the hard mask layer 235 is made of silicon nitride, the spacers 90 and/or the ILD layer 262 may be made of a dielectric material different from silicon nitride. If the hard mask layer 235 is made of silicon carbide (SIC), the spacers 90 and/or the ILD layer 262 may be made of a dielectric material different from silicon carbide. Therefore, the hard mask layer 235 can be used to define self-aligned gate contact region and thus referred to as a self-aligned contact (SAC) structure or a SAC layer.
[0093] Reference is made to
[0094] In some embodiments, the deposition of the dielectric material of the dielectric regions 227 is performed using a conformal deposition process such as ALD, which may be PEALD, thermal ALD, or the like. The dielectric material may be formed of or comprise SiO.sub.2, SiOC, SiOCN, or the like, or combinations thereof. In some embodiments, the dielectric region 227 may be made of a nitride-based material, such as Si.sub.3N.sub.4, or a carbon-based material, such as SiOCN, or combinations thereof. In some embodiments, the dielectric region 227 may be made of a material having a dielectric constant greater than about 9 (e.g., high dielectric constant (high-k) material). For example, the dielectric region 227 may be made of a high dielectric constant (high-k) material, such as be hafnium oxide (HfO.sub.2), zirconium oxide (ZrO.sub.2), lanthanum oxide (La.sub.2O.sub.3), yttrium oxide (Y.sub.2O.sub.3), aluminum oxide (Al.sub.2O.sub.3), tantalum oxide (Ta.sub.2O.sub.5), titanium oxide (TiO.sub.2), another applicable material, or combinations thereof. The dielectric regions 227 may be formed of a homogenous material, or may have a composite structure including more than one layer. The dielectric regions 227 may include dielectric liners, which may be formed of, for example, silicon oxide. In some embodiments, the dielectric material of the dielectric regions 227 comprises SiN, and the deposition is performed using process gases including dichlorosilane and ammonia. Hydrogen (H.sub.2) may or may not be added.
[0095] Reference is made to
[0096] Subsequently, a front-side interconnect structure is formed over the front-side gate via and the front-side source/drain via. The interconnect structure includes a plurality of metallization layers with a plurality of metallization vias or interconnects. Other embodiments may contain more or fewer metallization layers and corresponding more or fewer number of vias. The metal line illustrated here just for an example, and the metal line may be otherwise oriented (rotated 90 degrees or at other orientations). The front-side interconnect structure may include conductive lines 201 through 208 in a first metallization layer that is in the IMD layer 264. The conductive lines 202, 206, and 207 overlap and are electrically connected to the source/drain contacts 240c, 240g, and 240i through the source/drain vias 245b, 245f, and 245h, respectively. The conductive lines 204, 205, and 208 are electrically connected to the gate electrodes 220b, 220c, and 220a through the gate vias 250b, 250c, and 250a, respectively. The front-side interconnect structure further includes conductive vias 211 through 216. In some embodiments, the conductive vias 211 through 216 are connected between the first metallization layer and a second metallization layer over the first metallization layer. The front-side interconnect structure may further include conductive lines 221 through 225 in a second metallization that is in the IMD layer 264. The conductive lines 221, 223, 224, and 225 overlap and are electrically connected to the underlying conductive lines 204, 208, 207, and 205 through the conductive vias 212, 216, 215, and 213, respectively. The conductive line 222 overlaps and is electrically connected to the underlying conductive lines 202 and 206 through the conductive vias 211 and 214. In some embodiments, materials of the conductive lines 201 through 208 and 221 through 225 and conductive vias 211 through 216 may include Cu, Co, Ru, Pt, Al, W, Ti, TaN, TiN, or any combinations thereof.
[0097] Reference is made to
[0098] Reference is made to
[0099] Reference is made to
[0100] Reference is made to
[0101] A back-side interconnect structure 1000b is formed after device region formation. Specifically, a back-side interconnect structure 1000b is formed over a back-side via 1004b and a back-side contact 1002b. The back-side interconnect structure 1000b may include, for example, two metallization layers, labeled as B_M1 and B_M2, with one layer of metallization via or interconnect, labeled as B_V1. Other embodiments may contain more or fewer metallization layers and corresponding more or fewer number of vias. The metal line illustrated here just for an example, and the metal line may be otherwise oriented (rotated 90 degrees or at other orientations). The back-side interconnect structure includes a full metallization stack, including a portion of each of metallization layers B_M1 and B_M2 connected by interconnect B_V1, with the back-side via 1004b and the back-side contact 1002b connecting the stack to the source/drain region of the transistor in the device region 1000. Also included in the back-side interconnect structure 1000b is a back-side IMD layer 1008b. The back-side IMD layer 1008b may provide electrical insulation as well as structural support for the various features of the back-side interconnect structure 1000b.
[0102] Therefore, based on the above discussions, it can be seen that the present disclosure offers advantages. It is understood, however, that other embodiments may offer additional advantages, and not all advantages are necessarily disclosed herein, and that no particular advantage is required for all embodiments. The present disclosure in various embodiments provides a metal line routing method to improve the functional density and operation performance on the IC structure. That is, a part of metal layers is moved to the wafer back-side, so as to reduce the routing loading and improve the circuit density in a same chip area. In addition, the less metal tracks in the same chip area benefits the metal conductor RC performance. For example, the present disclosure provides a metal line routing method to move a common rectangular drain contact between two transistors from the wafer front-side to the wafer back-side and to have a drain contact on a single drain region among the two transistors on the front-side and further electrically connected to the front side metal layers to receive data/signal. Therefore, a lateral overlapping area between the contact on the drain region and the gate structure can be reduced, which in turn improves capacitance between the contact and the gate structure and reduces the circuit density in a same chip area, and thereby achieving both high functional density and high speed applications in the IC structure.
[0103] In some embodiments, a method includes forming a first transistor comprising a first channel region, a first gate structure surrounding the first channel region, and first source/drain regions on opposite sides of the first gate structure; forming a second transistor comprising a second channel region, a second gate structure surrounding the second channel region, and second source/drain regions on opposite sides of the second gate structure; forming a front-side contact on a top end of a first one of the first source/drain regions of the first transistor; forming a first back-side contact extending from a bottom end of the first one of the first source/drain regions of the first transistor to a bottom end of a first one of the second source/drain regions of the second transistor.
[0104] In some embodiments, the first back-side contact is in a position lower than the first and second gate structures of the first and second transistors. In some embodiments, the first back-side contact has a rectangular profile from a top view and having a longitudinal axis in parallel with a longitudinal axis of the first gate structure. In some embodiments, the method further includes forming a second back-side contact on a bottom end of a second one of the first source/drain regions of the first transistor. In some embodiments, the method further includes forming a first back-side via on a bottom end of the second back-side contact and having an elliptical profile from a top view. In some embodiments, the method further includes forming a first back-side metal line on a bottom end of the first back-side via and laterally extending in a first direction perpendicular to a lengthwise direction of the first gate structure of the first transistor. In some embodiments, the method further includes forming a second back-side via on a bottom surface of the first back-side metal line and a second back-side metal line on a bottom end of the second back-side via and laterally extending in a second direction in parallel with the lengthwise direction of the first gate structure of the first transistor. In some embodiments, the method further includes forming a second back-side contact on a bottom end of a second one of the second source/drain regions of the second transistor. In some embodiments, the first and second transistors have opposite conductivity types. In some embodiments, the first and second transistors form an inverter circuit.
[0105] In some embodiments, a method includes forming a plurality of first nanostructures arranged in a vertical direction; forming a gate strip surrounding each of the first nanostructures; growing a plurality of first epitaxial structures on either side of each of the first nanostructures; forming a first contact on a top end of a first one of the first epitaxial structures; forming a second contact on a bottom end of the first one of the first epitaxial structures. In some embodiments, the second contact having a longer length than the first contact in a lengthwise direction of the gate strip from a top view. In some embodiments, the method further includes forming a plurality of second nanostructures arranged in the vertical direction and laterally spaced apart from the first nanostructures, wherein the gate strip further surrounds each of the second nanostructures; growing a plurality of second epitaxial structures on either side of each of the second nanostructures, wherein the second contact further laterally extends from the bottom end of the first one of the first epitaxial structures to a bottom end of one of the second epitaxial structures. In some embodiments, the first contact non-overlaps the one of the second epitaxial structures. In some embodiments, the method further includes forming a third contact on a bottom end of a second one of the first epitaxial structures. In some embodiments, the first nanostructures, the gate strip, and the first epitaxial structures form a P-type transistor. In some embodiments, the method further includes forming an upper gate spacer on a sidewall of the gate strip and over the first nanostructures; forming a lower gate spacer interposing the gate strip and the first epitaxial structures, the lower gate spacers having a higher dielectric constant than the upper gate spacer.
[0106] In some embodiments, a semiconductor device includes first semiconductor sheets, first semiconductor sheets, a gate pattern, a first source pattern, a first drain pattern, a second source pattern, a second drain pattern, a first back-side contact, and a second back-side contact. The first semiconductor sheets are arranged in a vertical direction. The second semiconductor sheets are arranged in the vertical direction and laterally spaced apart from the first semiconductor sheets. The gate pattern is across the first and second semiconductor sheets from a top view. The first source pattern and a first drain pattern are on opposite sides of the first semiconductor sheets. The second source pattern and a second drain pattern are on opposite sides of the second semiconductor sheets. The first back-side contact is on a bottom of the first source pattern from a first cross sectional view. The second back-side contact extends from a bottom of the first drain pattern to a bottom of the second drain pattern from a second cross sectional view. In some embodiments, the semiconductor device further includes a front-side contact on a top of the first drain pattern. In some embodiments, a third back-side contact on a bottom of the second source pattern.
[0107] The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.