H01L27/1259

Display device

The object of the present invention is to make it possible to form an LTPS TFT and an oxide semiconductor TFT on the same substrate. A display device includes a substrate having a display region in which pixels are formed. The pixel includes a first TFT using an oxide semiconductor 109. An oxide film 110 as an insulating material is formed on the oxide semiconductor 109. A gate electrode 111 is formed on the oxide film 110. A first electrode 115 is connected to a drain of the first. TFT via a first through hole formed in the oxide film 110. A second electrode 116 is connected to a source of the first TFT via a second through hole formed in the oxide film 110.

Display substrate, display apparatus and manufacturing method of display substrate

A display substrate, a display apparatus, and a manufacturing method of the display substrate are provided. The display substrate includes: a base substrate; and a crystallization induction layer and a polysilicon layer stacked on the base substrate. The crystallization induction layer includes induction layer patterns and intervals between the induction layer patterns. The polysilicon layer includes a portion overlapping the induction layer patterns and a portion overlapping the intervals, a crystallinity of the portion of the polysilicon layer overlapping the induction layer patterns is larger than a crystallinity of the portion of the polysilicon layer overlapping the intervals.

Method for manufacturing array substrate, intermediate array substrate product, and array substrate

An array substrate manufacturing method includes forming a plurality of first lead lines, a plurality of pixel electrodes, and a plurality of connecting lines over a substrate. Each first lead line is insulated from any pixel electrode, and each connecting line is insulated from any first lead line and is configured to electrically couple at least two pixel electrodes such that a set of pixel electrodes electrically coupled by each set of connecting lines substantially form an equivalent lead line. The method further includes detecting whether there is a short circuit between one equivalent lead line and a first lead line, and severing each of the plurality of connecting lines such that any two of the plurality of pixel electrodes are not electrically coupled.

Display device
11521942 · 2022-12-06 · ·

A display device is provided. The display device includes a panel. The panel includes a display region and a non-display region and has a normal direction in which the non-display region is adjacent to the display region. The non-display region includes a first conductive line and a second conductive line. A common voltage is applied to the first conductive line. The second conductive line is at least partially overlapped with the first conductive line. There is a distance between the first conductive line and the second conductive line in the normal direction. The distance is greater than or equal to 3500 Å, and less than or equal to 4500 Å.

ARRAY SUBSTRATE, MANUFACTURING METHOD THEREFOR, LIGHT-EMITTING SUBSTRATE, AND DISPLAY DEVICE

An array substrate having a light-emitting unit region, a bonding region, and a bending region located between the light-emitting unit region and the bonding region. The light-emitting unit region is configured to be provided with light-emitting units. The bonding region is configured to bond a control circuit. The array substrate includes a base substrate located in the light-emitting unit region and the bonding region, a first organic material layer, a metal intermediate layer, and a second organic material layer. The first organic material layer is disposed on a side of the base substrate. The metal intermediate layer is disposed on a side of the first to organic material layer away from the base substrate. The second organic material layer is disposed on a side of the metal intermediate layer away from the base substrate.

NON-VOLATILE MEMORY WITH DUAL GATED CONTROL
20220384444 · 2022-12-01 ·

A memory device includes a plurality of memory cells. A first memory cell of the plurality of memory cells includes a first write transistor includes a first write gate, a first write source, and a first write drain. A first read transistor includes first read gate, a first read source, a first read drain, and a first body region separating the first read source from the first read drain. The first read source is coupled to the first write source. A first capacitor has a first upper capacitor plate coupled to the first write drain and a first lower capacitor plate coupled to the first body region of the first read transistor.

DISPLAY SUBSTRATES, DISPLAY PANELS AND METHODS OF MANUFACTURING DISPLAY SUBSTRATE
20220382110 · 2022-12-01 ·

A display substrate is provided, including: a base (1); and a plurality of pixel units (10) located on the base (1) and arranged in an array, where the display substrate further includes a plurality of data lines (25), and for each of the plurality of data lines (25), the data line (25) extends along a column direction and is located between adjacent first pixel unit (10A) and second pixel unit (10B) in a row direction, the data line (25) is arranged in a different layer from a first pixel electrode (40A) of the first pixel unit (10A) and a second pixel electrode (40B) of the second pixel unit (10B), and the data line (25) includes a first branch line (252) and a second branch line (253) that are connected in parallel and extend in the column direction; an orthographic projection of the first branch line (252) on the base (1) at least partially overlaps with an orthographic projection of the first pixel electrode (40A) on the base (1); an orthographic projection of the second branch line (253) on the base (1) at least partially overlaps with an orthographic projection of the second pixel electrode (40B) on the base (1). A display panel and a method of manufacturing a display substrate are further provided.

DISPLAY DEVICE

A display device includes a first substrate, a light-emitting element, a light conversion layer, and a color filter layer. The light-emitting element is disposed on the first substrate. The light conversion layer is disposed on the light-emitting element. In addition, the color filter layer is overlapped the light-emitting element and the light conversion layer.

Method for manufacturing display array

A method for manufacturing a display array includes the following steps: providing a substrate and forming a semiconductor stacked layer on the substrate; forming an insulating layer and a plurality of electrode pads on an outer surface of the semiconductor stacked layer, the insulating layer and the electrode pads directly contacting the semiconductor stacked layer, wherein the insulating layer has a plurality of openings, and the electrode pads are respectively located in the openings of the insulating layer and separated by the insulating layer; and transferring the semiconductor stacked layer, the insulating layer and the electrode pads from the substrate to a driving backplane, wherein the electrode pads are respectively electrically connected to a portion of the semiconductor stacked layer and the driving backplane through the openings of the insulating layer to form a plurality of light emitting regions in the semiconductor stacked layer.

Array substrate, manufacturing method thereof, and display device

The present application relates to the field of display technology and, in particular, to an array substrate, a manufacturing method of the array substrate, and a display device. An array substrate comprises: a base substrate having a pixel display area and a gate drive circuit area; a first thin film transistor formed in the pixel display area, the first thin film transistor comprising a first gate insulating layer; a second thin film transistor formed in the gate drive circuit area, the second thin film transistor comprising a second gate insulating layer, where a thickness of the second gate insulating layer is smaller than a thickness of the first gate insulating layer.