H01L29/7817

Semiconductor device structure for wide supply voltage range

A level shifter circuit for translating input signal to output signal is disclosed. The level shifter includes an input stage and a latch stage. The latch stage comprises at least a transistor characterized in a substantially matched transconductance with the input stage for preventing a discrete realization of a voltage clamp circuit. The transistor is a semiconductor device including a source region having a source doping region and a drain region having a first doping region and a second doping region. The first doping region is doped with a first conductivity impurity. The second doping region is disposed around the first doping region so as to surround the first doping region, and is doped with a second conductivity impurity. The second doping region has a higher on-resistance than the first doping region, thereby a high resistive series path is created by the second doping region to mimic an embedded resistor.

SEMICONDUCTOR DEVICE WITH DEEP TRENCH ISOLATION MASK LAYOUT
20220384595 · 2022-12-01 · ·

A deep trench layout implementation for a semiconductor device is provided. The semiconductor device includes an isolation film with a shallow depth, an active area, and a gate electrode formed in a substrate; a deep trench isolation surrounding the gate electrode and having one or more trench corners; and a gap-fill insulating film formed inside the deep trench isolation. The one or more trench corners is formed in a slanted shape from a top view.

Integrated circuit comprising an NLDMOS transistor

An integrated circuit includes an N-type laterally diffused metal-oxide semiconductor (NLDMOS) transistor including an active semiconductor substrate region having P-type conductivity. The integrated circuit further includes a buried semiconductor region having N+-type conductivity underneath the active substrate region. The buried semiconductor region is more heavily doped than the active semiconductor substrate region.

INTEGRATED CIRCUIT COMPRISING AN N-TYPE LATERALLY DIFFUSED METAL OXIDE SEMICONDUCTOR (NLDMOS) TRANSISTOR AND METHOD FOR MANUFACTURING SUCH AN INTEGRATED CIRCUIT

An integrated circuit includes an N-type laterally diffused metal-oxide semiconductor (NLDMOS) transistor including an active semiconductor substrate region having P-type conductivity. The integrated circuit further includes a buried semiconductor region having N+-type conductivity underneath the active substrate region. The buried semiconductor region is more heavily doped than the active semiconductor substrate region.

SEMICONDUCTOR DEVICE
20230091860 · 2023-03-23 ·

According to one embodiment, a semiconductor device includes a substrate having a first surface and an insulator that surrounds a first region of the first surface. A gate electrode is on the first region and has a first resistivity. A first conductor is also on the first region. The first conductor comprises a same material as the gate electrode, but has a second resistivity that is different from the first resistivity. The resistivity may be different, for example, by either use of different dopants/impurities or different concentrations of dopants/impurities. Resistivity may also be different due to inclusion of a metal silicide on the conductors or not.

Power semiconductor device
11637200 · 2023-04-25 · ·

A power semiconductor device includes a substrate, a first well, a second well, a drain, a source, a first gate structure, a second gate structure and a doping region. The first well has a first conductivity and extends into the substrate from a substrate surface. The second well has a second conductivity and extends into the substrate from the substrate surface. The drain has the first conductivity and is disposed in the first well. The source has the first conductivity and is disposed in the second well. The first gate structure is disposed on the substrate surface and at least partially overlapping with the first well and second well. The second gate structure is disposed on the substrate surface and overlapping with the second well. The doping region has the first conductivity, is disposed in the second well and connects the first gate structure with the second gate structure.

SEMICONDUCTOR DEVICE AND SEMICONDUCTOR PACKAGE
20230112583 · 2023-04-13 ·

A semiconductor device includes an enhancement-mode first p-channel MISFET, an enhancement-mode second p-channel MISFET, a drain conductor electrically and commonly connected to the first p-channel MISFET and the second p-channel MISFET, a first source conductor electrically connected to a source of the first p-channel MISFET, a second source conductor electrically connected to a source of the second p-channel MISFET, and a gate conductor electrically and commonly connected to a gate of the first p-channel MISFET and a gate of the second p-channel MISFET.

ESD-protection device and MOS-transistor having at least one integrated ESD-protection device
11469222 · 2022-10-11 · ·

Protection against electrostatic discharges is to be improved for electronic devices, or is to be provided in the first place. The device for protection against electrostatic discharges having an integrated semiconductor protection device comprises an inner region (1) configured at least as a thyristor (SCR) and at least one outer region (2a, 2b) configured as a corner region, which is formed and configured at least as a PNP transistor. The inner region (1) and the at least one outer region (2a, 2b) are arranged adjacent to one another.

HIGH VOLTAGE DEVICE AND MANUFACTURING METHOD THEREOF
20220336441 · 2022-10-20 ·

A high voltage device is used as a lower switch in a power stage of a switching regulator. The high voltage device includes at least one lateral diffused metal oxide semiconductor (LDMOS) device, a first isolation region, a second isolation region, a third isolation region, and a current limiting device. The first isolation region is located in a semiconductor layer, and encloses the LDMOS device. The second isolation region has a first conductivity type, and encloses the first isolation region in the semiconductor layer. The third isolation region has a second conductivity type, and encloses the second isolation region in the semiconductor layer. The current limiting device is electrically connected to the second isolation region, and is configured to operably suppress a parasitic silicon controlled rectifier (SCR) from being turned on.

Semiconductor device with ring-shaped doped region and manufacturing method thereof

A semiconductor device and a manufacturing method thereof are provided. The semiconductor device has a source region and a drain region in a substrate, a gate structure and a metallic line. The source region surrounds the drain region in the substrate. The gate structure is disposed on the substrate, and disposed between the source region and the drain region. The gate structure surrounds the drain region. The metallic line is located above the source and drain regions and the gate structure and electrically connected to the drain region or the source region. The source region includes a doped region having a break region located between two opposite ends of the doped region. The metallic line extends from the drain region, across the gate structure and across the break region and beyond the source region.