Patent classifications
H01L2224/29311
ELECTRICALLY CONDUCTIVE COMPOSITION
A composition exhibits excellent heat resistance and mounting reliability when bonding a semiconductor power element to a metal lead frame, which is also free of lead and thereby places little burden on the environment. An electrically conductive composition contains at least a sulfide compound represented by R—S—R′ (wherein R is an organic group containing at least carbon; R′ is an organic group that is the same as or different from R; and R and R′ may be bonded to each other to form a so-called cyclic sulfide) and metal particles containing at least Cu, Sn or Ni as its essential component. Further, a conductive paste and a conductive bonding film each are produced using the electrically conductive composition. A dicing die bonding film is obtained by bonding the conductive bonding film with an adhesive tape.
ELECTRICALLY CONDUCTIVE COMPOSITION
A composition exhibits excellent heat resistance and mounting reliability when bonding a semiconductor power element to a metal lead frame, which is also free of lead and thereby places little burden on the environment. An electrically conductive composition contains at least a sulfide compound represented by R—S—R′ (wherein R is an organic group containing at least carbon; R′ is an organic group that is the same as or different from R; and R and R′ may be bonded to each other to form a so-called cyclic sulfide) and metal particles containing at least Cu, Sn or Ni as its essential component. Further, a conductive paste and a conductive bonding film each are produced using the electrically conductive composition. A dicing die bonding film is obtained by bonding the conductive bonding film with an adhesive tape.
REMOTE MECHANICAL ATTACHMENT FOR BONDED THERMAL MANAGEMENT SOLUTIONS
A thermal management solution in a mobile computing system is bonded to an integrated circuit component by a thermal interface material layer (TIM layer) that does not require the application of a permanent force to ensure a reliable thermally conductive connection. A leaf spring or other loading mechanism that can apply a permanent force to a TIM layer can be secured to a printed circuit board by fasteners that extend through holes in the board in the vicinity of the integrated circuit component. These holes consume area that could otherwise be used for signal routing. In devices that use a TIM layer that does not require the application of a permanent force, the thermal management solution can be attached to a printed circuit board or chassis at a location remote to the integrated circuit component, where the attachment mechanism does not or minimally interferes with integrated circuit component signal routing.
Semiconductor power package and method of manufacturing the same
A semiconductor power package includes a pre-molded chip housing and an electrically conducting chip carrier cast-in-place in the pre-molded chip housing. The semiconductor power package further includes a power semiconductor chip bonded on the electrically conducting chip carrier. A covering material is provided to embed the power semiconductor chip. The covering material has an elastic modulus less than an elastic modulus of a material of the pre-molded chip housing and/or a thermal conductivity greater than a thermal conductivity of the material of the pre-molded chip housing and/or a temperature stability greater than a temperature stability of the pre-molded chip housing.
Semiconductor power package and method of manufacturing the same
A semiconductor power package includes a pre-molded chip housing and an electrically conducting chip carrier cast-in-place in the pre-molded chip housing. The semiconductor power package further includes a power semiconductor chip bonded on the electrically conducting chip carrier. A covering material is provided to embed the power semiconductor chip. The covering material has an elastic modulus less than an elastic modulus of a material of the pre-molded chip housing and/or a thermal conductivity greater than a thermal conductivity of the material of the pre-molded chip housing and/or a temperature stability greater than a temperature stability of the pre-molded chip housing.
Manufacturing method for semiconductor device
A manufacturing method includes the step of forming a diced semiconductor wafer (10) including semiconductor chips (11) from a semiconductor wafer (W) typically on a dicing tape (T1). The diced semiconductor wafer (10) on the dicing tape (T1) is laminated with a sinter-bonding sheet (20). The semiconductor chips (11) each with a sinter-bonding material layer (21) derived from the sinter-bonding sheet (20) are picked up typically from the dicing tape (T1). The semiconductor chips (11) each with the sinter-bonding material layer are temporarily secured through the sinter-bonding material layer (21) to a substrate. Through a heating process, sintered layers are formed from the sinter-bonding material layers (21) lying between the temporarily secured semiconductor chips (11) and the substrate, to bond the semiconductor chips (11) to the substrate. The semiconductor device manufacturing method is suitable for efficiently supplying a sinter-bonding material to individual semiconductor chips while reducing loss of the sinter-bonding material.
Manufacturing method for semiconductor device
A manufacturing method includes the step of forming a diced semiconductor wafer (10) including semiconductor chips (11) from a semiconductor wafer (W) typically on a dicing tape (T1). The diced semiconductor wafer (10) on the dicing tape (T1) is laminated with a sinter-bonding sheet (20). The semiconductor chips (11) each with a sinter-bonding material layer (21) derived from the sinter-bonding sheet (20) are picked up typically from the dicing tape (T1). The semiconductor chips (11) each with the sinter-bonding material layer are temporarily secured through the sinter-bonding material layer (21) to a substrate. Through a heating process, sintered layers are formed from the sinter-bonding material layers (21) lying between the temporarily secured semiconductor chips (11) and the substrate, to bond the semiconductor chips (11) to the substrate. The semiconductor device manufacturing method is suitable for efficiently supplying a sinter-bonding material to individual semiconductor chips while reducing loss of the sinter-bonding material.
Fan-out wafer level chip package structure and manufacturing method thereof
A fan-out wafer level chip package structure and the manufacturing method thereof are provided. The method includes the steps of providing a supporting plate having a removable tape formed on the supporting plate, placing a plurality of chips on the removable tape, applying an adhesive layer on a back surface of each of the chips, providing a conductive cover for covering all chips and isolating the chips from each other by a plurality of partitions, injecting a molding compound into an inside of the conductive cover and curing the molding compound for forming an encapsulation, separating the encapsulation from the supporting plate, forming a connection layer on an active surface of each of the chips to establish electrical connections, and performing a cutting process to divide the encapsulation into a plurality of the package structures.
DIE AND SUBSTRATE ASSEMBLY WITH GRADED DENSITY BONDING LAYER
A die and substrate assembly is disclosed for a die with electronic circuitry and a substrate. A sintered bonding layer of sintered metal is disposed between the die and the substrate. The sintered bonding layer includes a plurality of zones having different sintered metal densities. The plurality of zones are distributed along one or more horizontal axes of the sintered bonding layer, along one or more vertical axes of the sintered bonding layer or along both one or more horizontal and one or more vertical axes of the sintered bonding layer.
DIE AND SUBSTRATE ASSEMBLY WITH GRADED DENSITY BONDING LAYER
A die and substrate assembly is disclosed for a die with electronic circuitry and a substrate. A sintered bonding layer of sintered metal is disposed between the die and the substrate. The sintered bonding layer includes a plurality of zones having different sintered metal densities. The plurality of zones are distributed along one or more horizontal axes of the sintered bonding layer, along one or more vertical axes of the sintered bonding layer or along both one or more horizontal and one or more vertical axes of the sintered bonding layer.