Patent classifications
G01R31/3187
METHOD FOR PROTECTING A RECONFIGURABLE DIGITAL INTEGRATED CIRCUIT AGAINST REVERSIBLE ERRORS
A method for protecting a reconfigurable digital integrated circuit includes multiple parallel processing channels each comprising an instance of a functional logic block and an error detection unit, the method comprising the successive steps of: activating the error detection unit in order to detect an error in at least one processing channel, executing the data replay mechanism, and then activating the error detection unit in order to detect an error in at least one processing channel, if an error is detected again, executing a self-test on each processing channel, for each processing channel, if the self-test does not detect any error, executing the data replay mechanism for this processing channel, if the self-test detects an error, reconfiguring that part of the configuration memory associated with this processing channel.
METHOD FOR PROTECTING A RECONFIGURABLE DIGITAL INTEGRATED CIRCUIT AGAINST REVERSIBLE ERRORS
A method for protecting a reconfigurable digital integrated circuit includes multiple parallel processing channels each comprising an instance of a functional logic block and an error detection unit, the method comprising the successive steps of: activating the error detection unit in order to detect an error in at least one processing channel, executing the data replay mechanism, and then activating the error detection unit in order to detect an error in at least one processing channel, if an error is detected again, executing a self-test on each processing channel, for each processing channel, if the self-test does not detect any error, executing the data replay mechanism for this processing channel, if the self-test detects an error, reconfiguring that part of the configuration memory associated with this processing channel.
SINGLE "A" LATCH WITH AN ARRAY OF "B" LATCHES
An integrated circuit (IC) includes first and scan latches that are enabled to load data during a first part of a clock period. A clocking circuit outputs latch clocks with one latch clock driven to an active state during a second part of the clock period dependent on a first address input. A set of storage elements have inputs coupled to the output of the first scan latch and are respectively coupled to a latch clock to load data during a time that their respective latch clock is in an active state. A selector circuit is coupled to outputs of the first set of storage elements and outputs a value from one output based on a second address input. The second scan latch then loads data from the selector's output during the first part of the input clock period.
Embedded test apparatus for high speed interfaces
An integrated circuit is provided that comprise a receive unit to be tested for receiving an input signal and storing the input signal at a predetermined point of time. Additionally, it comprises a processor for applying an error correction to the received input signal, for comparing the error corrected signal with an expectation value and for outputting an error message when the filtered input signal does not correspond to the expectation value. A power source supplies the receive unit to be tested with an adjustable voltage and/or and adjustable current. An adjustment unit varies the predetermined point in time and the adjustable voltage respectively the adjustable current.
Embedded test apparatus for high speed interfaces
An integrated circuit is provided that comprise a receive unit to be tested for receiving an input signal and storing the input signal at a predetermined point of time. Additionally, it comprises a processor for applying an error correction to the received input signal, for comparing the error corrected signal with an expectation value and for outputting an error message when the filtered input signal does not correspond to the expectation value. A power source supplies the receive unit to be tested with an adjustable voltage and/or and adjustable current. An adjustment unit varies the predetermined point in time and the adjustable voltage respectively the adjustable current.
Self-test circuit for an integrated circuit, and method for operating a self-test circuit for an integrated circuit
A self-test circuit for an integrated circuit, having a plurality of scan chains is provided, wherein each of the scan chains has a plurality of first memory elements, a data input for providing the scan chain with test data, wherein the data input is connected to one of the first memory elements, a plurality of second memory elements, and a switching apparatus having a first and a second switching position, which switching apparatus is coupled between the first memory elements and the second memory elements and is configured to respectively connect a last one of the first memory elements to a data output in the first switching position and to respectively connect the last one of the first memory elements to a first one of the second memory elements in the second switching position.
Self-test circuit for an integrated circuit, and method for operating a self-test circuit for an integrated circuit
A self-test circuit for an integrated circuit, having a plurality of scan chains is provided, wherein each of the scan chains has a plurality of first memory elements, a data input for providing the scan chain with test data, wherein the data input is connected to one of the first memory elements, a plurality of second memory elements, and a switching apparatus having a first and a second switching position, which switching apparatus is coupled between the first memory elements and the second memory elements and is configured to respectively connect a last one of the first memory elements to a data output in the first switching position and to respectively connect the last one of the first memory elements to a first one of the second memory elements in the second switching position.
SIGNAL TOGGLING DETECTION AND CORRECTION CIRCUIT
The signal toggling detection and correction circuit includes a flip-flop, a checker circuit, and a fault monitoring circuit that includes a restoration circuit. Based on faults such as soft errors and unintended bit toggles in the flip-flop, a flop output signal toggles. A set of checker signals outputted by the checker circuit may toggle based on toggling of the flop output signal and a restoration signal of the restoration circuit. Based on the toggling of at least one checker signal, the fault monitoring circuit determines whether the flip-flop or the checker circuit is faulty. When the checker circuit is faulty, the fault monitoring circuit corrects the toggling of at least one checker signal. When the flip-flop is faulty, the fault monitoring circuit corrects the toggling of one of the toggled flop output signal or the restoration signal and further corrects the toggled checker signal.
Enhanced in-system test coverage based on detecting component degradation
In various examples, permanent faults in hardware component(s) and/or connections to the hardware component(s) of a computing platform may be predicted before they occur using in-system testing. As a result of this prediction, one or more remedial actions may be determined to enhance the safety of the computing platform (e.g., an autonomous vehicle). A degradation rate of a performance characteristic associated with the hardware component may be determined, detected, and/or computed by monitoring values of performance characteristics over time using fault testing.
SYSTEMS AND DEVICES FOR INTELLIGENT INTEGRATED TESTING
Described herein are systems and devices for testing electrical circuits. An example integrated test system includes a unit under test (UUT), a test development system operably coupled to the UUT, the test development system being configured to perform in-circuit testing (ICT) on the UUT and a functional platform brain operably coupled to the test development system and the UUT, the functional platform brain being configured to perform functional testing (FCT) on the UUT using a test sequence protocol, wherein the test sequence protocol is configured to facilitate communication between the test development system and the functional platform brain.