H01L2021/60262

Semiconductor device and a method of manufacturing the same

A semiconductor device manufacturing technique which allows reduction of semiconductor chip size. First, a pad and other wires are formed over an insulating film. A surface protective film is formed over the insulating film including the pad and wires, and an opening is made in the surface protective film. The opening lies over the pad and exposes a surface of the pad. A bump electrode is formed over the surface protective film including the opening. Here, the pad is smaller than the bump electrode. Consequently, the wires are arranged just beneath the bump electrode in the same layer as the pad 10. In other words, the wires are arranged in space which becomes available because the pad is small enough.

SEMICONDUCTOR DEVICE AND A METHOD OF MANUFACTURING THE SAME

A semiconductor device manufacturing technique which allows reduction of semiconductor chip size. First, a pad and other wires are formed over an insulating film. A surface protective film is formed over the insulating film including the pad and wires, and an opening is made in the surface protective film. The opening lies over the pad and exposes a surface of the pad. A bump electrode is formed over the surface protective film including the opening. Here, the pad is smaller than the bump electrode. Consequently, the wires are arranged just beneath the bump electrode in the same layer as the pad 10. In other words, the wires are arranged in space which becomes available because the pad is small enough.

SEMICONDUCTOR DEVICE AND A METHOD OF MANUFACTURING THE SAME

A semiconductor device manufacturing technique which allows reduction of semiconductor chip size. First, a pad and other wires are formed over an insulating film. A surface protective film is formed over the insulating film including the pad and wires, and an opening is made in the surface protective film. The opening lies over the pad and exposes a surface of the pad. A bump electrode is formed over the surface protective film including the opening. Here, the pad is smaller than the bump electrode. Consequently, the wires are arranged just beneath the bump electrode in the same layer as the pad 10. In other words, the wires are arranged in space which becomes available because the pad is small enough.

Semiconductor device and a method of manufacturing the same

A semiconductor device manufacturing technique which allows reduction of semiconductor chip size. First, a pad and other wires are formed over an insulating film. A surface protective film is formed over the insulating film including the pad and wires, and an opening is made in the surface protective film. The opening lies over the pad and exposes a surface of the pad. A bump electrode is formed over the surface protective film including the opening. Here, the pad is smaller than the bump electrode. Consequently, the wires are arranged just beneath the bump electrode in the same layer as the pad 10. In other words, the wires are arranged in space which becomes available because the pad is small enough.

SEMICONDUCTOR DEVICE AND A METHOD OF MANUFACTURING THE SAME

A semiconductor device manufacturing technique which allows reduction of semiconductor chip size. First, a pad and other wires are formed over an insulating film. A surface protective film is formed over the insulating film including the pad and wires, and an opening is made in the surface protective film. The opening lies over the pad and exposes a surface of the pad. A bump electrode is formed over the surface protective film including the opening. Here, the pad is smaller than the bump electrode. Consequently, the wires are arranged just beneath the bump electrode in the same layer as the pad 10. In other words, the wires are arranged in space which becomes available because the pad is small enough.

ANTENNA DEVICE AND METHOD OF MANUFACTURING ANTENNA DEVICE
20240363994 · 2024-10-31 ·

An antenna device and a method of manufacturing the antenna device are provided. The antenna device includes a circuit board, a chip, an encapsulation layer, and an antenna. The circuit board includes an insulation substrate having an upper surface, a lower surface, and a groove formed on the upper surface; a conductive circuit disposed in the insulation substrate; a first conductive pad disposed in the insulation substrate, connected to the conductive circuit, and exposed from the lower surface; a second conductive pad connected to the conductive circuit, and exposed from the groove; and a third conductive pad exposed from the groove. The chip is disposed in the groove, connected to the second conductive pad, and coupled to the third conductive pad. The encapsulation layer is disposed in the groove, and covers the chip.

Semiconductor device and a method of manufacturing the same

A semiconductor device manufacturing technique which allows reduction of semiconductor chip size. First, a pad and other wires are formed over an insulating film. A surface protective film is formed over the insulating film including the pad and wires, and an opening is made in the surface protective film. The opening lies over the pad and exposes a surface of the pad. A bump electrode is formed over the surface protective film including the opening. Here, the pad is smaller than the bump electrode. Consequently, the wires are arranged just beneath the bump electrode in the same layer as the pad 10. In other words, the wires are arranged in space which becomes available because the pad is small enough.

MOLDED INTERCONNECTING SUBSTRATE AND THE METHOD FOR MANUFACTURING THE SAME
20170117263 · 2017-04-27 ·

A molded interconnecting substrate has an embedded redistribution layer (RDL), an embossed RDL, a plurality of conductive pillars encapsulated in a molding core, and a chip also encapsulated in the molded core. The conductive pillars are disposed on the external pads of the embedded RDL. The chip is die-bonded onto the embedded RDL. The molding core has an external surface and an opposing component-installing surface. The embedded RDL is embedded in the molding core from the external surface. The bottom surface of the embedded RDL is coplanar to the external surface and the pillar-top surfaces of the conductive pillars are coplanar to the component-installing surface. The embossed RDL is disposed on and extruded from the component-installing surface including a plurality of pillar-top pads aligned and bonded to the pillar-top surfaces. Accordingly, it is possible to eliminate a flip-chip molding thickness without manufacture of substrate plating lines where fine-pitch substrate circuitry can be achieved without substrate drilling process.

SEMICONDUCTOR DEVICE AND A METHOD OF MANUFACTURING THE SAME
20170084633 · 2017-03-23 ·

A semiconductor device manufacturing technique which allows reduction of semiconductor chip size. First, a pad and other wires are formed over an insulating film. A surface protective film is formed over the insulating film including the pad and wires, and an opening is made in the surface protective film. The opening lies over the pad and exposes a surface of the pad. A bump electrode is formed over the surface protective film including the opening. Here, the pad is smaller than the bump electrode. Consequently, the wires are arranged just beneath the bump electrode in the same layer as the pad 10. In other words, the wires are arranged in space which becomes available because the pad is small enough.

Semiconductor device and a method of manufacturing the same

A semiconductor device manufacturing technique which allows reduction of semiconductor chip size. First, a pad and other wires are formed over an insulating film. A surface protective film is formed over the insulating film including the pad and wires, and an opening is made in the surface protective film. The opening lies over the pad and exposes a surface of the pad. A bump electrode is formed over the surface protective film including the opening. Here, the pad is smaller than the bump electrode. Consequently, the wires are arranged just beneath the bump electrode in the same layer as the pad 10. In other words, the wires are arranged in space which becomes available because the pad is small enough.