Patent classifications
H01L21/02178
METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
A method for manufacturing a semiconductor device of an embodiment includes: forming a first film on a semiconductor layer containing silicon (Si), the first film containing a metal element and oxygen (O) and having a first thickness; and forming a second film between the semiconductor layer and the first film using radical oxidation, the second film containing silicon (Si) and oxygen (O) and having a second thickness larger than the first thickness.
FILM FORMATION METHOD AND FILM FORMATION APPARATUS
A film formation method includes (A) to (C) below. (A) Providing a substrate including, on a surface of the substrate, a first region in which a first material is exposed and a second region in which a second material different from the first material is exposed. (B) Supplying, to the surface of the substrate, vapor of a solution that contains a raw material of a self-assembled monolayer and a solvent by which the raw material is dissolved, and selectively forming a self-assembled monolayer in the first region. (C) Forming a desired target film in the second region by using the self-assembled monolayer formed in the first region.
SURFACE TREATMENT AGENT, SURFACE TREATMENT METHOD, AND METHOD FOR REGION-SELECTIVELY PRODUCING FILM ON SUBSTRATE
A surface treatment agent including a compound represented by the general formula HO—P(═O)R.sup.1R.sup.2 in which R.sup.1 and R.sup.2 are each independently bonded to the phosphorus atom and are each independently a hydrogen atom, an alkyl group, a fluorinated alkyl group, or an aromatic hydrocarbon group which may have a substituent, provided that R.sup.1 and R.sup.2 are not hydrogen atoms at the same time, and an organic solvent.
FILM FORMATION METHOD AND FILM FORMATION APPARATUS
A film formation method includes: preparing a substrate including, on its surface, a first region in which a first material is exposed and a second region in which a second material different from the first material is exposed; selectively forming a self-assembled monolayer in the first region, among the first region and the second region; and forming a desired target film in the second region, among the first region and the second region, by using the self-assembled monolayer formed in the first region, wherein the selectively forming the self-assembled monolayer includes: selectively forming the self-assembled monolayer in the first region by using a first processing liquid including a first raw material of the self-assembled monolayer; and modifying the self-assembled monolayer, by using a second processing liquid including a second raw material of the self-assembled monolayer at a concentration different from a concentration of the first processing liquid.
FinFET devices and methods of forming
A finFET device and methods of forming a finFET device are provided. The device includes a fin and a capping layer over the fin. The device also includes a gate stack over the fin, the gate stack including a gate electrode and a gate dielectric. The gate dielectric extends along sidewalls of the capping layer. The device further includes a gate spacer adjacent to sidewalls of the gate electrode, the capping layer being interposed between the gate spacer and the fin.
SEMICONDUCTOR STRUCTURE AND METHODS FOR CRYSTALLIZING METAL OXIDE SEMICONDUCTOR LAYER
The present invention provides two methods for crystallizing a metal oxide semiconductor layer and a semiconductor structure. The first crystallization method is treating an amorphous metal oxide semiconductor layer including indium with oxygen at a pressure of about 550 mtorr to about 5000 mtorr and at a temperature of about 200° C. to about 750° C. The second crystallization method is, firstly, sequentially forming a first amorphous metal oxide semiconductor layer, an aluminum layer, and a second amorphous metal oxide semiconductor layer on a substrate, and, secondly, treating the first amorphous metal oxide semiconductor layer, the aluminum layer, and the second amorphous metal oxide semiconductor layer with an inert gas at a temperature of about 350° C. to about 650° C.
INTEGRATION OF AIR-SENSITIVE TWO-DIMENSIONAL MATERIALS ON ARBITRARY SUBSTRATES FOR THE MANUFACTURING OF ELECTRONIC DEVICES
A field-effect transistor and method for fabricating such a field-effect transistor that utilizes an air-sensitive two-dimensional material (e.g., silicene). A film of air-sensitive two-dimensional material is deposited on a crystalized metallic (e.g., Ag) thin film on a substrate (e.g., mica substrate). A capping layer of insulating material (e.g., aluminum oxide) is deposited on the air-sensitive two-dimensional material. The substrate is detached from the metallic thin film/air-sensitive two-dimensional material/insulating material stack structure. The metallic thin film/air-sensitive two-dimensional material/insulating material stack structure is then flipped. The flipped metallic thin film/air-sensitive two-dimensional material/insulating material stack structure is attached to a device substrate followed by having the metallic thin film etched to form contact electrodes. In this manner, the pristine properties of air-sensitive two-dimensional materials are preserved from degradation when exposed to air. Furthermore, this new technique allows safe transfer and device fabrication of air-sensitive two-dimensional materials with a low material and process cost.
SEMICONDUCTOR DEVICE AND ELECTRONIC DEVICE
An object is to shorten the time for rewriting data in memory cells. A memory module includes a first memory cell, a second memory cell, a selection transistor, and a wiring WBL1. The first memory cell includes a first memory node. The second memory cell includes a second memory node. One end of the first memory cell is electrically connected to the wiring WBL1 through the selection transistor. The other end of the first memory cell is electrically connected to one end of the second memory cell. The other end of the second memory cell is electrically connected to the wiring WBL1. When the selection transistor is on, data in the first memory node is rewritten by a signal supplied through the selection transistor to the wiring WBL1. When the selection transistor is off, data in the first memory node is rewritten by a signal supplied through the second memory node to the wiring WBL1.
Graphene LHFETS (lateral heterostructure field effect transistors) on SI compatible with CMOS BEOL process
A field effect transistor includes a substrate, a passivation layer on the substrate forming a passivated substrate, wherein the passivation layer is inert to XeF.sub.2, and a graphene lateral heterostructure field effect transistor (LHFET) on the passivated substrate.
SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING SEMICONDUCTOR DEVICE
A semiconductor device with a small variation in characteristics is provided. The semiconductor device includes a first insulator; a second insulator having an opening over the first insulator; a third insulator that has a first depressed portion and is provided inside the opening; a first oxide that has a second depressed portion and is provided inside the first depressed portion; a second oxide provided inside the second depressed portion; a first conductor and a second conductor that are electrically connected to the second oxide and are apart from each other; a fourth insulator over the second oxide; and a third conductor including a region overlapping with the second oxide with the fourth insulator therebetween. The second oxide includes a first region, a second region, and a third region sandwiched between the first region and the second region in a top view. The first conductor includes a region overlapping with the first region and the second insulator. The second conductor includes a region overlapping with the second region and the second insulator. The third conductor includes a region overlapping with the third region.