Patent classifications
H01L21/31053
Compressible non-reticulated polyurea polishing pad
The invention provides a polishing pad suitable for polishing at least one of semiconductor, optical, magnetic or electromechanical substrates. It includes a polyurea polishing layer and a polyurea matrix. The polyurea has a soft segment being a copolymer of aliphatic fluorine-free polymer groups and a fluorocarbon having a length of a least six carbons. The polyurea matrix being cured with a curative agent and including gas or liquid-filled polymeric microelements. The polyurea matrix has a bulk region and a transition region adjacent the bulk region that extends to the polishing layer. The polymeric microelements in the transition region decrease in thickness as they approach the polishing layer with thickness of the compressed microelements adjacent the polishing layer being less than fifty percent of a diameter of the polymeric microelements in the bulk region. The polishing layer remains hydrophilic during polishing in shear conditions.
METHOD OF MANUFACTURING A SEMICONDUCTOR DEVICE
A control gate electrode and a memory gate electrode of a memory cell of a non-volatile memory are formed in a memory cell region of a semiconductor substrate, and a dummy gate electrode is formed in a peripheral circuit region. Then, n.sup.+-type semiconductor regions for a source or a drain of the memory cell are formed in the memory cell region and n.sup.+-type semiconductor regions for a source or a drain of MISFET are formed in the peripheral circuit region. Then, a metal silicide layer is formed over the n.sup.+-type semiconductor regions but the metal silicide layer is not formed over the control gate electrode, the memory gate electrode, and the gate electrode. Subsequently, the gate electrode is removed and replaced with the gate electrode for MISFET, Then, after removing the gate electrode and replacing it with a gate electrode for MISFET, a metal silicide layer is formed over the memory gate electrode and the control gate electrode.
METHOD OF PLANARIZING SUBSTRATE SURFACE
A method of planarizing a substrate surface is disclosed. A substrate having a major surface of a material layer is provided. The major surface of the material layer comprises a first region with relatively low removal rate and a second region of relatively high removal rate. A photoresist pattern is formed on the material layer. The photoresist pattern masks the second region, while exposes at least a portion of the first region. At least a portion of the material layer not covered by the photoresist pattern is etched away. A polish stop layer is deposited on the material layer. A cap layer is deposited on the polish stop layer. A chemical mechanical polishing (CMP) process is performed to polish the cap layer.
Detecting an excursion of a CMP component using time-based sequence of images and machine learning
Monitoring operations of a polishing system includes obtaining a time-based sequence of reference images of a component of the polishing system performing operations during a test operation of the polishing system, receiving from a camera a time-based sequence of monitoring images of an equivalent component of an equivalent polishing system performing operations during polishing of a substrate, determining a difference value for the time-based sequence of monitoring images by comparing the time-based sequence of reference images to the time-based sequence of monitoring image using an image processing algorithm, determining whether the difference value exceeds a threshold, and in response to determining the difference value exceeds the threshold, indicating an excursion.
METHOD FOR MANUFACTURING SEMICONDUCTOR STRUCTURE AND SEMICONDUCTOR STRUCTURE
In the method for manufacturing a semiconductor structure, a film structure is formed on a substrate, a pattern transfer layer is formed on the film structure, a plurality of holes are defined on the pattern transfer layer, and the pattern transfer layer is flattened; the film structure is etched through the holes to form capacitor holes in the film structure.
METHOD OF FORMING PLUG FOR SEMICONDUCTOR DEVICE AND SEMICONDUCTOR DEVICE THEREOF
A method of forming a plug for a semiconductor device and a semiconductor device thereof are disclosed. The proposed method of forming a plug for a semiconductor device, wherein the semiconductor device includes a deep trench (DT) structure and a storage node configured in the DT structure, comprising: (a) filling a single film in the DT structure and to cover the storage node; and (b) etching back the single film to form the plug located in the DT structure and around the storage node, wherein the single film forms a liner of a single type.
COMPOSITION FOR CHEMICAL MECHANICAL POLISHING AND METHOD FOR POLISHING
Provided are a composition for chemical mechanical polishing and a method for polishing allowing a tungsten film- or silicon nitride film-containing semiconductor substrate to be polished at a high speed, while also enabling a reduction in the occurrence of a surface defect in the polished face after polishing. A composition for chemical mechanical polishing according to the present invention comprises (A) abrasive grains containing titanium nitride and (B) a liquid medium, wherein the absolute value of the zeta-potential of said (A) component in the composition for chemical mechanical polishing is 8 mV or higher.
Slurry and polishing method
A slurry containing abrasive grains and a liquid medium, the abrasive grains including first particles and second particles being in contact with the first particles, the first particles containing ceria, the first particles having a negative zeta potential, the second particles containing a hydroxide of a tetravalent metal element, and the second particles having a positive zeta potential.
DEPOP using cyclic selective spacer etch
An integrated circuit structure comprises a semiconductor fin protruding through a trench isolation region above a substrate. A gate structure is over the semiconductor fin. A plurality of vertically stacked nanowires is through the gate structure, wherein the plurality of vertically stacked nanowires includes a top nanowire adjacent to a top of the gate structure, and a bottom nanowire adjacent to a top of the semiconductor fin. A dielectric material covers only a portion of the plurality of vertically stacked nanowires outside the gate structure, such that one or more one of the plurality of vertically stacked nanowires starting with the top nanowire is exposed from the dielectric material. Source and drain regions are on opposite sides of the gate structure connected to the exposed ones of the plurality of vertically stacked nanowires.
Endpoint detection for chemical mechanical polishing based on spectrometry
A method of detecting a polishing endpoint includes storing a plurality of library spectra, measuring a sequence of spectra from the substrate in-situ during polishing, and for each measured spectrum of the sequence of spectra, finding a best matching library spectrum from the plurality of library spectra to generate a sequence of best matching library spectra. Each library spectrum has a stored associated value representing a degree of progress through a polishing process, and the stored associated value for the best matching library spectrum is determined for each best matching library spectrum to generate a sequence of values representing a progression of polishing of the substrate. The sequence of values is compared to a target value, and a polishing endpoint is triggered when the sequence of values reaches the target value.