H01L21/31053

SURFACE TREATMENT METHOD, METHOD FOR PRODUCING SEMICONDUCTOR SUBSTRATE INCLUDING THE SURFACE TREATMENT METHOD, COMPOSITION FOR SURFACE TREATMENT, AND SYSTEM FOR PRODUCING SEMICONDUCTOR SUBSTRATE INCLUDING THE COMPOSITION FOR SURFACE TREATMENT
20230053210 · 2023-02-16 · ·

The present invention provides a means capable of sufficiently removing a residue containing inorganic oxide abrasive grains present on the surface of a polished object to be polished containing silicon nitride. One aspect of the present invention relates to a surface treatment method for reducing a residue containing inorganic oxide abrasive grains on a surface of a polished object to be polished containing silicon nitride using a composition for surface treatment, wherein the composition for surface treatment contains a zeta potential adjusting agent having a negatively charged functional group and having a viscosity of an aqueous solution having a concentration of 20% by mass at 25° C. of 10 mPa.Math.s or more and a dispersing medium, and the surface treatment method includes controlling a zeta potential of the silicon nitride and a zeta potential of the inorganic oxide abrasive grains each to −30 mV or less using the composition for surface treatment.

SURFACE TREATMENT METHOD, METHOD FOR PRODUCING SEMICONDUCTOR SUBSTRATE INCLUDING THE SURFACE TREATMENT METHOD, COMPOSITION FOR SURFACE TREATMENT, AND SYSTEM FOR PRODUCING SEMICONDUCTOR SUBSTRATE INCLUDING THE COMPOSITION FOR SURFACE TREATMENT
20230048722 · 2023-02-16 · ·

The present invention provides a unit that can sufficiently remove a residue containing inorganic oxide abrasive grains present on the surface of a polished object to be polished containing silicon oxide. One aspect of the present invention relates to a surface treatment method for reducing a residue containing inorganic oxide abrasive grains on a surface of a polished object to be polished containing silicon oxide using a composition for surface treatment, wherein the composition for surface treatment contains a zeta potential adjusting agent having an sp value of more than 9 and 11 or less and having a negatively charged functional group and a dispersing medium, and the surface treatment method includes negatively controlling a zeta potential of the silicon oxide and controlling a zeta potential of the inorganic oxide abrasive grains to −30 mV or less using the surface treatment composition.

POWER DEVICE AND MANUFACTURING METHOD THEREOF

A power device includes: a semiconductor layer, a well region, a body region, a gate, a source, a drain, a field oxide region, and a self-aligned drift region. The field oxide region is formed on an upper surface of the semiconductor layer, wherein the field oxide region is located between the gate and the drain. The field oxide region is formed by steps including a chemical mechanical polish (CMP) process step. The self-aligned drift region is formed in the semiconductor layer, wherein the self-aligned drift region is entirely located vertically below and in contact with the field oxide region.

Slurry, polishing-liquid set, polishing liquid, and polishing method for base

A polishing liquid comprises: abrasive grains; a compound having an aromatic heterocycle; an additive (excluding the compound having an aromatic heterocycle); and water, wherein: the abrasive grains include a hydroxide of a tetravalent metal element; the aromatic heterocycle has an endocyclic nitrogen atom not bound to a hydrogen atom; and a charge of the endocyclic nitrogen atom obtained by using the Merz-Kollman method is −0.45 or less.

Fin structure for fin field effect transistor and method for fabrication the same

The invention provides a fin structure for a fin field effect transistor, including a substrate. The substrate includes a plurality of silicon fins, wherein a top of each one of the silicon fins is a round-like shape in a cross-section view. An isolation layer is disposed on the substrate between the silicon fins at a lower portion of the silicon fins while an upper portion of the silicon fins is exposed. A stress buffer layer is disposed on a sidewall of the silicon fins between the isolation layer and the lower portion of the silicon fins. The stress buffer layer includes a nitride portion.

Semiconductor device structure and manufacturing method thereof
11581191 · 2023-02-14 · ·

A semiconductor device structure and a manufacturing method thereof are provided. The semiconductor device structure includes a semiconductor substrate having an active component region and a non-active component region, a first dielectric layer, a second dielectric layer, high resistivity metal segments, dummy stacked structures and a metal connection structure. The high resistivity metal segments are formed in the second dielectric layer and located in the non-active component region. The dummy stacked structures are located in the non-active component region, and at least one dummy stacked structure penetrates through the first dielectric layer and the second dielectric layer and is located between two adjacent high resistivity metal segments. The metal connection structure is disposed on the second dielectric layer, and the high resistivity metal segments are electrically connected to one another through the metal connection structure.

Cationic fluoropolymer composite polishing method

The invention provides a method for polishing or planarizing a substrate of at least one of semiconductor, optical and magnetic substrates. The method includes attaching a polymer-polymer composite polishing pad having a polishing layer to a polishing device. A hydrophilic polymeric matrix forms the polishing layer. Cationic fluoropolymer particles having nitrogen-containing end groups are embedded in the polymeric matrix. A slurry containing anionic particles is applied to the polymer-polymer composite polishing pad and rubbed against the substrate to polish or planarize the substrate with the fluoropolymer particles interacting with the anionic particles to increase polishing removal rate.

Flowable Chemical Vapor Deposition (FcvD) Using Multi-Step Anneal Treatment and Devices Thereof

FCVD using multi-step anneal treatment and devices thereof are disclosed. In an embodiment, a method includes depositing a flowable dielectric film on a substrate. The flowable dielectric film is deposited between a first semiconductor fin and a second semiconductor fin. The method further includes annealing the flowable dielectric film at a first anneal temperature for at least 5 hours to form a first dielectric film, annealing the first dielectric film at a second anneal temperature higher than the first anneal temperature to form a second dielectric film, annealing the second dielectric film at a third anneal temperature higher than the first anneal temperature to form an insulating layer, applying a planarization process to the insulating layer, and etching the insulating layer to STI regions on the substrate.

Semiconductor structure

A semiconductor structure includes a molding, a device in the molding, and a RDL over the device and the molding. The RDL includes a first portion directly over a surface of the molding, and a second portion directly over a surface of the device. A bottom surface of the first portion is in contact with the surface of the molding, and a bottom surface of the second portion is in contact with the surface of the device. The bottom surface of the first portion of the RDL and the bottom surface of the second portion of the RDL are at different levels and misaligned from each other. A thickness of the first portion is greater than a thickness of the second portion.

METHOD OF FABRICATING A HOLLOW WALL FOR CONTROLLING DIRECTIONAL DEPOSITION OF MATERIAL

A method of fabricating a hollow wall for controlling directional deposition of material comprises: forming a layer of resist on a substrate; removing a portion of the resist selectively to form a channel in the resist; forming a layer of an amorphous dielectric material in the channel; and removing the resist to form the hollow wall. The channel has a front surface configured to prevent bending of a corresponding front face of the hollow wall. The hollow wall is useful for controlling deposition of material when fabricating semiconductor-superconductor hybrid devices, for example. By configuring the channel appropriately, bending of the hollow wall can be prevented, allowing for more precise deposition of material. Also provided is a further method of fabricating a hollow wall; and a method of fabricating a device using the hollow walls.