H01L21/46

Protective wafer grooving structure for wafer thinning and methods of using the same

A bonded assembly of a first wafer including a first semiconductor substrate and a second wafer including a second semiconductor substrate may be formed. The second semiconductor substrate may be thinned to a first thickness, and an inter-wafer moat trench may be formed at a periphery of the bonded assembly. A protective material layer may be formed in the inter-wafer moat trench and over the backside surface of the second semiconductor substrate. A peripheral portion of the second semiconductor substrate located outside the inter-wafer moat trench may be removed, and a cylindrical portion of the protective material layer laterally surrounds a remaining portion of the bonded assembly. The second semiconductor substrate may be thinned to a second thickness by performing at least one thinning process while the cylindrical portion of the protective material layer protects the remaining portion of the bonded assembly.

Method for doping using electric field

A doping method using an electric field includes stacking a sacrificial layer on a doped layer, disposing a doping material on the sacrificial layer, disposing electrodes on the doping material and the doped layer, respectively, and doping the doping material into the doped layer through oxidation, diffusion, and reduction of the doping material by the electric field.

Processing of one or more carrier bodies and electronic components by multiple alignment

A method of mounting electronic components on one or more carrier bodies is disclosed. The method comprises providing a support body with at least one first alignment mark, mounting the one or more carrier bodies, each having at least one second alignment mark, on the support body by alignment between the at least one first alignment mark and the at least one second alignment mark. Thereafter, the method includes mounting the plurality of electronic components on a respective one of the one or more carrier bodies by alignment using the at least one second alignment mark.

VACUUM PACKAGE, ELECTRONIC DEVICE, AND VEHICLE
20170365723 · 2017-12-21 ·

A vacuum package includes a substrate, a pair of through electrodes that penetrates the substrate, each of the pair of the trough electrodes having first end portion, and a getter that is joined to the first end portions of the pair of the through electrodes, and is heated by electronic conduction via the pair of the through electrodes A portion of the getter between the through electrodes is spaced apart from the substrate.

VACUUM PACKAGE, ELECTRONIC DEVICE, AND VEHICLE
20170365723 · 2017-12-21 ·

A vacuum package includes a substrate, a pair of through electrodes that penetrates the substrate, each of the pair of the trough electrodes having first end portion, and a getter that is joined to the first end portions of the pair of the through electrodes, and is heated by electronic conduction via the pair of the through electrodes A portion of the getter between the through electrodes is spaced apart from the substrate.

HIGH APERTURE RATIO DISPLAY BY INTRODUCING TRANSPARENT STORAGE CAPACITOR AND VIA HOLE
20170287943 · 2017-10-05 ·

This disclosure provides apparatuses and methods of manufacturing apparatuses including thin film transistors (TFTs) and storage capacitors. An apparatus can include a substrate, a TFT, a storage capacitor adjacent to the TFT, and a common electrode. The storage capacitor can be substantially transparent to increase aperture ratio of a display device. The storage capacitor can include an insulating layer between a first transparent electrode and a second transparent electrode. The TFT can include a gate electrode, a gate insulating layer, an oxide semiconductor, source and drain electrodes, and a dielectric layer. The oxide semiconductor can be formed out of the same layer as the first transparent electrode, and the common electrode can be formed out of the same layer as the oxide semiconductor or the source and drain electrodes.

HIGH APERTURE RATIO DISPLAY BY INTRODUCING TRANSPARENT STORAGE CAPACITOR AND VIA HOLE
20170287943 · 2017-10-05 ·

This disclosure provides apparatuses and methods of manufacturing apparatuses including thin film transistors (TFTs) and storage capacitors. An apparatus can include a substrate, a TFT, a storage capacitor adjacent to the TFT, and a common electrode. The storage capacitor can be substantially transparent to increase aperture ratio of a display device. The storage capacitor can include an insulating layer between a first transparent electrode and a second transparent electrode. The TFT can include a gate electrode, a gate insulating layer, an oxide semiconductor, source and drain electrodes, and a dielectric layer. The oxide semiconductor can be formed out of the same layer as the first transparent electrode, and the common electrode can be formed out of the same layer as the oxide semiconductor or the source and drain electrodes.

Hybrid bonding systems and methods for semiconductor wafers

Hybrid bonding systems and methods for semiconductor wafers are disclosed. In one embodiment, a hybrid bonding system for semiconductor wafers includes a chamber and a plurality of sub-chambers disposed within the chamber. A robotics handler is disposed within the chamber that is adapted to move a plurality of semiconductor wafers within the chamber between the plurality of sub-chambers. The plurality of sub-chambers includes a first sub-chamber adapted to remove a protection layer from the plurality of semiconductor wafers, and a second sub-chamber adapted to activate top surfaces of the plurality of semiconductor wafers prior to hybrid bonding the plurality of semiconductor wafers together. The plurality of sub-chambers also includes a third sub-chamber adapted to align the plurality of semiconductor wafers and hybrid bond the plurality of semiconductor wafers together.

Method of processing workpiece
11456214 · 2022-09-27 · ·

A method of processing a workpiece includes a thermosetting step of heating an area of an expandable sheet around a workpiece to a predetermined temperature or higher and thereafter cooling the heated area of the expandable sheet to make the area harder than before the area has been heated, and after the thermosetting step, an expanding step of expanding the area of the expandable sheet around the workpiece in planar directions to divide the workpiece into chips or to increase distances between the adjacent chips.

Method for realizing heterogeneous III-V silicon photonic integrated circuits

A method of producing a heterogeneous photonic integrated circuit includes integrating at least one III-V hybrid device on a source substrate having at least a top silicon layer, and transferring by transfer-printing or by flip-chip bonding the III-V hybrid device and at least part of the top silicon layer of the source substrate to a semiconductor-on-insulator or dielectric-on-insulator host substrate.