Patent classifications
H01L29/1041
Lateral semiconductor device and method of manufacture
A method and apparatus include an n-doped layer having a first applied charge, and a p.sup.−-doped layer having a second applied charge. The p.sup.−-doped layer may be positioned below the n-doped layer. A p.sup.+-doped buffer layer may have a third applied charge and be positioned below the p.sup.−-doped layer. The respective charges at each layer may be determined based on a dopant level and a physical dimension of the layer. In one example, the n-doped layer, the p.sup.−-doped layer, and the p.sup.+-doped buffer layer comprise a lateral semiconductor manufactured from silicon carbide (SiC).
TRANSISTOR STRUCTURE WITH MULTIPLE HALO IMPLANTS HAVING EPITAXIAL LAYER, HIGH-K DIELECTRIC AND METAL GATE
A method can include ion implanting with the gate mask to form first halo regions and ion implanting with the gate mask and first spacers as a mask to form second halo regions. The gate mask and first spacers can be removed, and an epitaxial layer formed. A dummy gate mask can be formed. Ion implanting with the dummy gate mask can from source-drain extensions. Second spacers can be formed on sides of the dummy gate mask. Ion implanting with the dummy gate mask and second spacers as a mask can form source and drain regions. A surface dielectric layer can be formed and planarized to expose a top of the dummy gate. The dummy gate can be removed to form gate openings between the second spacers. A hi-K dielectric layer and at least two gate metal layers within the gate opening. Related devices are also disclosed.
FABRICATION OF A VERTICAL FIN FIELD EFFECT TRANSISTOR WITH A REDUCED CONTACT RESISTANCE
A method of forming a vertical fin field effect transistor (vertical finFET) with an increased surface area between a source/drain contact and a doped region, including forming a doped region on a substrate, forming one or more interfacial features on the doped region, and forming a source/drain contact on at least a portion of the doped region, wherein the one or more interfacial features increases the surface area of the interface between the source/drain contact and the doped region compared to a flat source/drain contact-doped region interface.
Semiconductor device with low random telegraph signal noise
A semiconductor device includes a source/drain diffusion area, a first doped region and a gate. The source/drain diffusion area, defined between a first isolation structure and a second isolation structure, includes a source region, a drain region and a device channel. The first doped region, disposed along a first junction between the device channel and the first isolation structure, is separated from at least one of the source region and the drain region. The first doped region has a dopant concentration higher than that of the device channel. The gate is disposed over the source/drain diffusion area. The first doped region is located within a projected area of the gate onto the source/drain diffusion area, the first isolation structure and the second isolation structure. A length of the first doped region is shorter than a length of the gate in a direction from the source region to the drain region.
SEMICONDUCTOR DEVICE AND ESD PROTECTION DEVICE COMPRISING THE SAME
A silicon chip package structure, in particular a metal-oxide-semiconductor field-effect transistor (MOSFET) and method of manufacture is provided. The disclosure provides improvements to a Chip Silicon Package (CSP) structure by reducing the active area needed to be sacrificed to create a drain area.
Semiconductor device and display driver IC using the same
A semiconductor device includes a semiconductor substrate including an active region defined in a well impurity layer having a first conductivity type, a gate electrode on the active region, and a gate insulating layer between the gate electrode and the active region. The active region includes a source region and a drain region at sides of the gate electrode, the source region and the drain region having a second conductivity type, a channel region between the source and drain regions, the channel region having the first conductivity type, a first halo region in contact with the source region and a second halo region in contact with the drain region, the first halo region and the second halo region having the first conductivity type, and a slit well region between the first and second halo regions, the slit well region having the first conductivity type.
INTEGRATION OF LOW AND HIGH VOLTAGE DEVICES ON SUBSTRATE
The present disclosure relates to a semiconductor structure that includes a well region and a semiconductor substrate. The well region is disposed within the semiconductor substrate. The well region includes a plurality of first regions separated by a plurality of second regions, where the plurality of first regions is of a first doping and the plurality of second regions are of a second doping different than the first doping. A gate electrode overlies the well region where the gate electrode is disposed laterally over a portion of the plurality of first regions and a portion of the plurality of second regions.
Circuit Structure and Method for Reducing Electronic Noises
In an embodiment, an integrated circuit (IC) device comprises a semiconductor substrate, an isolation region and an active region disposed on the semiconductor substrate, a gate stack disposed over the active region, and a source and a drain disposed in the active region and interposed by the gate stack in a first direction. The active region is at least partially surrounded by the isolation region. A middle portion of the active region laterally extends beyond the gate stack in a second direction that is perpendicular to the first direction.
Method of making a semiconductor device, semiconductor device and ring oscillator
A method of fabricating a semiconductor device includes forming a gate structure, a first edge structure and a second edge structure on a semiconductor strip. The method further includes forming a first source/drain feature between the gate structure and the first edge structure. The method further includes forming a second source/drain feature between the gate structure and the second edge structure, wherein a distance between the gate structure and the first source/drain feature is different from a distance between the gate structure and the second source/drain feature. The method further includes implanting a buried channel in the semiconductor strip, wherein the buried channel is entirely below a top-most surface of the semiconductor strip, a maximum depth of the buried channel is less than a maximum depth of the first source/drain feature, and a dopant concentration of the buried channel is highest under the gate structure.
VERTICAL FIELD EFFECT TRANSISTOR AND METHOD FOR THE FORMATION THEREOF
A vertical field effect transistor. The vertical field effect transistor includes: a drift area including a first conductivity type; a semiconductor fin on or above the drift area, a source/drain electrode on or above the drift area; and a shielding structure, which is situated laterally adjacent to the at least one side wall of the semiconductor fin in the drift area, the shielding structure including a second conductivity type, which differs from the first conductivity type, and the semiconductor fin being electrically conductively connected to the source/drain electrode.