Patent classifications
H01L2924/1517
INTEGRATED CIRCUIT PACKAGE WITH WARPAGE CONTROL USING CAVITY FORMED IN LAMINATED SUBSTRATE BELOW THE INTEGRATED CIRCUIT DIE
A support substrate includes an insulating core layer, an electrically conductive layer over the insulating core layer and a solder mask layer over the electrically conductive layer. A back side of an integrated circuit chip is mounted to an upper surface of the support substrate at a die attach location. The upper surface of the support substrate includes a cavity located within the die attach location, where the cavity extends under the back side of the integrated circuit chip. The cavity is defined by an area where the solder mask layer and at least a portion of the electrically conductive layer have been removed. Bonding wires connect connection pads on a front side of the integrated circuit chip to connection pad on the upper surface of the support substrate.
Cavity structures in integrated circuit package supports
Disclosed herein are cavity structures in integrated circuit (IC) package supports, as well as related methods and apparatuses. For example, in some embodiments, an IC package support may include: a cavity in a dielectric material, wherein the cavity has a bottom and sidewalls; conductive contacts at the bottom of the cavity, wherein the conductive contacts include a first material; a first peripheral material outside the cavity, wherein the first peripheral material is at the sidewalls of the cavity and proximate to the bottom of the cavity, and the first peripheral material includes the first material; and a second peripheral material outside the cavity, wherein the second peripheral material is at the sidewalls of the cavity and on the first peripheral material, and the second peripheral material is different than the first peripheral material.
SEMICONDUCTOR PACKAGE AND MANUFACTURING METHOD THEREFOR
A semiconductor package of the present invention comprises a base plate, an insulating substrate, and a lead frame, wherein the base plate is made of a metallic material including Cu and Be—Cu. The present invention can ensure bonding reliability and thus prevent performance degradation of semiconductor devices.
Light emitting device
A light emitting device includes: a base having a first stepped portion and a second stepped portion; a light emitting element; an electronic member configured to be irradiated by light emitted from the light emitting element; a first wiring region located on the first stepped portion; a second wiring region located on the second stepped portion; wires connected to the light emitting element and the electronic member. The wires includes a first and second wires. The first wire has a first end that is connected to the first wiring region, and a second end. The second wire has a first end that is connected to the second wiring region, and a second end. A position of the second end of the first wire relative to the bottom face is lower than a position of the second end of the second wire relative to the bottom face.
SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
A semiconductor device includes a multi-layer board which a wiring pattern and a grounding pattern are formed. A plurality of semiconductor elements are mounted on the multi-layer board. An insulating sealing member is provided on the multi-layer board and is covering the plurality of semiconductor elements. A metal film is provided on the insulating sealing member. An in-groove metal is provided in contact with a plurality of grooves extending from a side-surface upper end of the insulating sealing member to a side-surface lower end of the multi-layer board. An in-hole metal is provided in an inner wall of a hole penetrating through the insulating sealing member and is extending to the multi-layer board. The in-hole metal is contacting with the metal film and the grounding pattern.
PACKAGE STRUCTURE AND PACKAGE SYSTEM
This application discloses a package structure and a package system. The package structure may be used for packaging various types of chips, and is coupled to a PCB, so as to form the package system. The package structure includes a package base layer, a chip, a package body, and a connecting assembly. The package base layer has a first surface and a second surface that are opposite to each other. The chip is coupled to the first surface, and there is a chip pad on a surface that is of the chip and that is away from the package base layer. The package body covers the package base layer and the chip to protect the structure, and the chip pad is wired to a surface of the package body through the connecting assembly.
SEMICONDUCTOR DEVICE
A cooling device including a rectangular top plate in a plan view having a front surface on which a semiconductor module is disposed and a rear surface having a sidewall connection region, a flow pass region, and an outer edge region. The flow pass region includes a cooling region and first and second communicating regions that sandwich the cooling region therebetween from a short-side direction of the top plate. The sidewall connection region surrounds an outer periphery of the flow pass region. The outer edge region is outside of the sidewall connection region and closer to an edge of the top plate than is the flow pass region. The cooling region has a first thickness, and the outer edge region has a second thickness that is greater than the first thickness.
Semiconductor package having an interposer and method of manufacturing semiconductor package
A semiconductor package includes a package substrate. An interposer is disposed on the package substrate. The interposer in a semiconductor substrate, a wiring layer disposed on an upper surface of the semiconductor substrate and having a plurality of wirings therein, redistribution wiring pads disposed on the wiring layer and electrically connected to the wirings, bonding pads disposed on the redistribution wiring pads, and an insulation layer pattern disposed on the wiring layer and exposing at least a portion of the bonding pad, and first and second semiconductor devices disposed on the interposer. The first and second semiconductor devices are spaced apart from each other and are electrically connected to each other by at least one of the wirings.
GLASS PATCH INTEGRATION INTO AN ELECTRONIC DEVICE PACKAGE
Embodiments include electronic packages and methods of forming such packages. In an embodiment, an electronic package comprises a first substrate, and a second substrate coupled to the first substrate. In an embodiment, the second substrate comprises a core, and the core comprises an organic material. In an embodiment, a third substrate is coupled to the second substrate, and the third substrate comprises a glass layer.
LIGHT EMITTING DEVICE
A light emitting device includes: a base having a bottom face and a lateral part surrounding the bottom face and extending upwards from the bottom face, wherein the lateral part comprises a first stepped portion and a second stepped portion facing the first stepped portion; a first semiconductor laser element disposed on the bottom face and located between the first stepped portion and the second stepped portion in a top view, wherein the first semiconductor laser element is configured to emit light towards the second stepped portion; a first wiring region located on the first stepped portion; and one or more first wires, each having a first end that is connected to the first wiring region. At least one of the one or more first wires is electrically connected to the first semiconductor laser element.