H01L39/04

Ground discontinuities for thermal isolation

A quantum mechanical circuit includes a substrate; a first electrical conductor and a second electrical conductor provided on the substrate and spaced apart to provide a gap therebetween; and a third electrical conductor to electrically connect the first electrical conductor and the second electrical conductor. The third electrical conductor is a poor thermal conductor.

TWO-DIMENSIONAL SCALABLE SUPERCONDUCTING QUBIT STRUCTURE AND METHOD FOR CONTROLLING CAVITY MODE THEREOF

The present disclosure provides a two-dimensional scalable superconducting qubit structure and a method for controlling a cavity mode thereof. The two-dimensional scalable superconducting qubit structure includes: a superconducting qubit chip comprising a plurality of two-dimensionally distributed and scalable qubits; a capacitor part of each of the qubits has at least five arms distributed two-dimensionally, two of the at least five arms in each qubit are respectively connected with a read coupling circuit and a control circuit, and the other at least three arms are coupled with adjacent qubits through a coupling cavity.

Quantum processor design to increase control footprint
11538976 · 2022-12-27 · ·

A quantum processor includes: a first chip comprising a qubit array, in which a plurality of qubits within the qubit array define an enclosed region on the first chip, in which each qubit of the plurality of qubits that define the enclosed region is arranged to directly electromagnetically couple to an adjacent qubit of the plurality of qubits that define the enclosed region, and in which each qubit of the qubit array comprises at least two superconductor islands, and a second chip bonded to the first chip, the second chip including one or more qubit control elements, in which the qubit control elements are positioned directly over the enclosed region of the first chip.

SUPERCONDUCTOR COMPOSITES AND DEVICES COMPRISING SAME
20220376162 · 2022-11-24 ·

Compositions comprising a) one or more amorphous superconductor layers bound to one or more flexible substrate layers, or b) one or more superconductor layers bound to one or more layers of a high dielectric material are disclosed. Furthermore, provided herein are articles comprising one or more compositions of the invention and method of manufacturing thereof.

SUPERCONDUCTING DEVICE

A superconducting device according to an example embodiment includes: a superconducting chip; an interposer on which the superconducting chip is mounted; a socket that is arranged to face the interposer and includes a movable pin and a housing supporting the movable pin; and a board that is arranged to face the socket and includes a connector serving as an input/output with respect to the outside. In the board, one end of a terminal of a via hole is electrically connected to one end of a terminal of the movable pin, and a hole diameter of the via hole is smaller than a diameter of a tip portion of the movable pin connected to the via hole.

Fabricating transmon qubit flip-chip structures for quantum computing devices

A quantum computing device is formed using a first chip and a second chip, the first chip having a first substrate, a first set of pads, and a set of Josephson junctions disposed on the first substrate. The second chip has a second substrate, a second set of pads disposed on the second substrate opposite the first set of pads, and a second layer formed on a subset of the second set of pads. The second layer is configured to bond the first chip and the second chip. The subset of the second set of pads corresponds to a subset of the set of Josephson junctions selected to avoid frequency collision between qubits in a set of qubits. A qubit is formed using a Josephson junction from the subset of Josephson junctions and another Josephson junction not in the subset being rendered unusable for forming qubits.

QUANTUM DEVICE

A quantum device according to an example embodiment includes: a quantum chip with a first surface and a second surface located on a side opposite to the first surface, in the quantum chip, at least a part of a qubit circuit being provided on the second surface; a first interposer with a third surface and a fourth surface located on a side opposite to the third surface, the first interposer being connected to the quantum chip in such a manner that the second surface of the quantum chip is opposed to the third surface of the first interposer; and a second interposer with a fifth surface and a sixth surface located on a side opposite to the fifth surface, the second interposer being connected to the first interposer in such a manner that the fourth surface of the first interpose is opposed to the fifth surface of the second interposer.

Ion implantation method and ion implanter for performing the same

The present disclosure provides an ion implantation method and an ion implanter for realizing the ion implantation method. The above-mentioned ion implantation method comprises: providing a spot-shaped ion beam current implanted into the wafer; controlling the wafer to move back and forth in a first direction; controlling the spot-shaped ion beam current to scan back and forth in a second direction perpendicular to the first direction; and adjusting the scanning width of the spot-shaped ion beam current in the second direction according to the width of the portion of the wafer currently scanned by the spot-shaped ion beam current in the second direction. According to the ion implantation method provided by the present disclosure, the scanning path of the ion beam current is adjusted by changing the scanning width of the ion beam current, so that the beam scanning area is attached to the wafer, which greatly reduces the waste of the ion beam current, improves the effective ion beam current and increases productivity without increasing actual ion beam current.

BUMPLESS SUPERCONDUCTOR DEVICE
20220352453 · 2022-11-03 ·

An integrated circuit is provided that comprises a first substrate having a plurality of conductive contact pads spaced apart from one another on a surface of the first substrate, a dielectric layer overlying the first substrate and the plurality of conductive contact pads, and a second substrate overlying the dielectric layer. A plurality of superconducting contacts extend through the second substrate and the dielectric layer to the first substrate, wherein each superconducting contact of the plurality of superconducting contacts is aligned with and in contact with a respective conductive contact pad of the plurality of conductive contact pads.

SYSTEM AND METHOD FOR SUPERCONDUCTING MULTI-CHIP MODULE

A method for bonding two superconducting integrated circuits (“chips”), such that the bonds electrically interconnect the chips. A plurality of indium-coated metallic posts may be deposited on each chip. The indium bumps are aligned and compressed with moderate pressure at a temperature at which the indium is deformable but not molten, forming fully superconducting connections between the two chips when the indium is cooled down to the superconducting state. An anti-diffusion layer may be applied below the indium bumps to block reaction with underlying layers. The method is scalable to a large number of small contacts on the wafer scale, and may be used to manufacture a multi-chip module comprising a plurality of chips on a common carrier. Superconducting classical and quantum computers and superconducting sensor arrays may be packaged.