H03K3/3565

SEMICONDUCTOR DEVICE
20230039616 · 2023-02-09 ·

A semiconductor device including: NMOS transistors respectively having the drains, which are connectable to respective second terminals of boot capacitors of which respective first terminals are connectable to respective nodes at which high-side transistors and the low-side transistors are connected together, and the sources, which are electrically connectable to an application terminal for a supply voltage; and controllers driving respective gates of the plurality of NMOS transistors. When the high-side transistor for a first channel is kept off by the driver for the first channel, the high-side transistor for a second channel, which is different from the first channel, is kept on by the driver for the second channel. The controller for the first channel feeds a drive voltage based on the boot voltage for the second channel to the gate of the NMOS transistor for the first channel to keep on the NMOS transistor.

SEMICONDUCTOR DEVICE
20230039616 · 2023-02-09 ·

A semiconductor device including: NMOS transistors respectively having the drains, which are connectable to respective second terminals of boot capacitors of which respective first terminals are connectable to respective nodes at which high-side transistors and the low-side transistors are connected together, and the sources, which are electrically connectable to an application terminal for a supply voltage; and controllers driving respective gates of the plurality of NMOS transistors. When the high-side transistor for a first channel is kept off by the driver for the first channel, the high-side transistor for a second channel, which is different from the first channel, is kept on by the driver for the second channel. The controller for the first channel feeds a drive voltage based on the boot voltage for the second channel to the gate of the NMOS transistor for the first channel to keep on the NMOS transistor.

SIGNAL TRANSMISSION DEVICE

This invention, is concerning a signal voltage device, in which transformers 22a, 22b and a reception circuit 24 are formed on the same chip, and accordingly, no ESD protective element connected to a transformer connection terminal of the reception circuit 24 is required, and negative pulses generated in reception-side inductors 11 can be used in signal transmission. Signal transmission using both positive pulses and negative pulses is made possible as a result, and a stable signal transmission operation can be carried out even in a case where delay time varies in a signal detection circuit. Further, a reception circuit of low power consumption can be configured by using a single-ended Schmitt trigger circuit 14 in the signal detection circuit.

SIGNAL TRANSMISSION DEVICE

This invention, is concerning a signal voltage device, in which transformers 22a, 22b and a reception circuit 24 are formed on the same chip, and accordingly, no ESD protective element connected to a transformer connection terminal of the reception circuit 24 is required, and negative pulses generated in reception-side inductors 11 can be used in signal transmission. Signal transmission using both positive pulses and negative pulses is made possible as a result, and a stable signal transmission operation can be carried out even in a case where delay time varies in a signal detection circuit. Further, a reception circuit of low power consumption can be configured by using a single-ended Schmitt trigger circuit 14 in the signal detection circuit.

Integrated circuit and method of manufacturing same

A Schmitt trigger circuit includes a first and second set of transistors, a first and second feedback transistor, and a first and second circuit. The first set of transistors is connected between a first voltage supply and an output node. The first voltage supply has a first voltage. The second set of transistors is connected between the output node and a second voltage supply. The second voltage supply has a second voltage. The first feedback transistor is connected to the output node, a first node and a second node. The second feedback transistor is connected to the output node, a third node and a fourth node. The first circuit is coupled to and configured to supply the second supply voltage to the second node. The second circuit is coupled to and configured to supply the first supply voltage to the fourth node.

SCHMITT TRIGGER WITH CURRENT ASSISTANCE CIRCUIT

An integrated circuit includes an input pad and a Schmitt trigger coupled to the input pad. The Schmitt trigger includes a main PMOS branch that charges an intermediate node of the Schmitt trigger responsive to voltage transitions at the input node. The Schmitt trigger includes a charging assistance circuit that helps to rapidly charge the intermediate node of the Schmitt trigger. The charging assistance circuit includes a parallel PMOS branch in parallel with the main PMOS branch.

SCHMITT TRIGGER WITH CURRENT ASSISTANCE CIRCUIT

An integrated circuit includes an input pad and a Schmitt trigger coupled to the input pad. The Schmitt trigger includes a main PMOS branch that charges an intermediate node of the Schmitt trigger responsive to voltage transitions at the input node. The Schmitt trigger includes a charging assistance circuit that helps to rapidly charge the intermediate node of the Schmitt trigger. The charging assistance circuit includes a parallel PMOS branch in parallel with the main PMOS branch.

BISTABLE CIRCUIT AND ELECTRONIC CIRCUIT

A bistable circuit includes a pair of inverter circuits each including a first FET being connected between a power supply line and an intermediate node and having a gate coupled to an input node and a first conductivity type channel, a second FET being connected between the intermediate node and an output node and having a gate coupled to the input node and the first conductivity type channel, a third FET being connected between the intermediate node and a bias node, a fourth FET being connected between the output node and a control line and having a gate coupled to a word line and a second conductivity type channel, wherein the pair of inverter circuits are connected in a loop shape, and gates of the third FETs of the pair of inverter circuits are coupled to one of the input and output nodes of the pair of inverter circuits.

BISTABLE CIRCUIT AND ELECTRONIC CIRCUIT

A bistable circuit includes a pair of inverter circuits each including a first FET being connected between a power supply line and an intermediate node and having a gate coupled to an input node and a first conductivity type channel, a second FET being connected between the intermediate node and an output node and having a gate coupled to the input node and the first conductivity type channel, a third FET being connected between the intermediate node and a bias node, a fourth FET being connected between the output node and a control line and having a gate coupled to a word line and a second conductivity type channel, wherein the pair of inverter circuits are connected in a loop shape, and gates of the third FETs of the pair of inverter circuits are coupled to one of the input and output nodes of the pair of inverter circuits.

Intrusion detection apparatus and method thereof

An intrusion detection apparatus and method thereof are provided. The intrusion detection apparatus includes a status detection device, a front-end signal processor, a delay device, and a signal sampler. The status detection device is configured to generate an indicating signal according to an opened status of the case. The front-end signal processor receives the indicating signal and performs a noise filtering function on the indicating signal so as to generate a processed indicating signal. The delay device delays the processed indicating signal to generate a delayed indicating signal. The signal sampler samples the processed indicating signal to generate a detection result according to the delayed indicating signal.