SECURE SEMICONDUCTOR INTEGRATION
20210175162 · 2021-06-10
Assignee
Inventors
Cpc classification
H01L2225/107
ELECTRICITY
H01L2924/19105
ELECTRICITY
H01L25/18
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2223/6683
ELECTRICITY
H01L2225/06513
ELECTRICITY
H01L24/80
ELECTRICITY
H01L21/486
ELECTRICITY
H01L2225/06517
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2225/06527
ELECTRICITY
Y10T29/53183
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2924/00
ELECTRICITY
H01L2223/6677
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L23/49833
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2225/06541
ELECTRICITY
H01L23/49827
ELECTRICITY
H01L2224/80203
ELECTRICITY
H01L25/0652
ELECTRICITY
H01L2225/06548
ELECTRICITY
H01L2924/00014
ELECTRICITY
Y10T29/53174
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L25/50
ELECTRICITY
H01L2224/08235
ELECTRICITY
H01L2924/00014
ELECTRICITY
Y10T29/53178
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2924/15153
ELECTRICITY
H01L2225/06572
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L2225/1058
ELECTRICITY
H01L23/04
ELECTRICITY
H01L2224/80203
ELECTRICITY
International classification
H01L23/498
ELECTRICITY
H01L21/48
ELECTRICITY
H01L23/04
ELECTRICITY
H01L25/00
ELECTRICITY
H01L25/065
ELECTRICITY
Abstract
A system comprising a plurality of electronic components, wherein said plurality of electronic components including a first component and a second component, and said first component is a security component configured to generate and/or store security key(s); a substrate; one or more standoff substrate(s) comprising of cavity(3ies), wherein said one or more standoff substrate(s) is/are coupled to said substrate, said one or more standoff substrate(s) completely encircles said substrate, said security component is disposed inside said cavity(ies), said security component is coupled to said substrate, said security component is obfuscated by said substrate and said one or more standoff substrate(s), and said security component and said second component are configured to communicate security key(s) for performing device identification, authentication, encryption, and/or device integrity verification.
Claims
1. A system comprising: a plurality of components, wherein said plurality of components including a first component and a second component, and said first component is a security component configured to generate and/or store security key(s); a substrate; one or more standoff substrate(s) comprising of cavity(ies), wherein said one or more standoff substrate(s) is/are coupled to said substrate, said one or more standoff substrate(s) completely encircles said substrate, said security component is disposed inside said cavity(ies), said security component is coupled to said substrate, said security component is obfuscated by said substrate and/or said one or more standoff substrate(s) to minimize tampering, and said security component and said second component are configured to communicate security key(s) for performing device identification, authentication, encryption, and/or device integrity verification.
2. A system according to claim 1, wherein one of said plurality of components is configured to perform tamper detection.
3. A system according to claim 1, wherein one of said plurality of components disposed inside said cavity(ies) is a power (voltage) regulator.
4. A system according to claim 1, wherein said the one standoff substrate doesn't encircle said substrate(s).
5. A system according to claim 1, wherein said one or more standoff substrate(s) are spaced apart.
6. A system according to claim 1, wherein said substrate(s) comprises of one or more cavity(ies).
7. A system according to claim 1, wherein said substrate(s) and/or standoff substrate(s) comprises of anti-tamper mesh.
8. A system according to claim 1, wherein said substrate(s) and/or standoff substrate(s) comprises of molding compound.
9. A system according to claim 1, wherein one of said plurality of the components is a power management/regulator or security sub-circuit or tamper detect circuit or router or switch or antenna or radar or phased array or modem or baseband or transceiver or mm-wave subsystem or silicon-on-insulator or amplifier or Field Programmable Gate Array (FPGA) or capacitor or resistor or inductor or processor or memory or sensor or analog-to-digital converter or digital-to-analog converter or electrical-optical converter or optical-electrical converter or Light Emitting Diode (LED) or Application-Specific Integrated Circuit (ASIC) or Through-Silicon Via (TSV) or laser or analog circuit or digital circuit or Serializer/Deserializer (SerDes) or filter or Lens or Graphics Processing Unit (GPU) or magnet or waveguide or wirebond or epoxy mold compound (EMC) or under-fill material or heat-pipe or mirror or fan or bump or fiber or accelerator/co-processor or processor core or Microelectromechanical Systems (MEMS) or membrane or heat spreader or energy source or sensing material or piezoelectric or light source or touch screen or Liquid Crystal Display (LCD) or organic light-emitting diode (OLED) or battery or Electromagnetic Shield (EMI) coating.
10. A system comprising: a plurality of components, wherein said plurality of components including a first component and a second component, and said first component is a security component configured to generate and/or store security key(s); a first substrate; a second substrate; one or more standoff substrate(s) comprising of cavity(ies), wherein said one or more standoff substrate(s) is/are coupled to said first substrate and said second substrate, said one or more standoff substrate(s) completely encircles said first substrate and/or said second substrate, said security component is disposed inside said cavity(ies), said security component is coupled to said first substrate and/or said second substrate, said security component is obfuscated by said first substrate and/or said second substrate and/or said one or more standoff substrate(s) to minimize tampering, said second component is coupled to said first substrate and/or said second substrate, said second component is configured to communicate with said security component, and said security component and said second component are configured to communicate security key(s) for performing device identification, authentication, encryption, and/or device integrity verification.
11. A system according to claim 10, wherein one of said plurality of components is configured to perform tamper detection.
12. A system according to claim 10, wherein one of said plurality of components disposed inside said cavity(ies) is a power (voltage) regulator.
13. A system according to claim 10, wherein said the one standoff substrate doesn't encircle said first substrate and/or said second substrate.
14. A system according to claim 10, wherein said one or more standoff substrate(s) are spaced apart.
15. A system according to claim 10, wherein said first substrate and/or said second substrate comprises of one or more cavity(ies).
16. A system according to claim 10, wherein said first substrate and/or said second substrate and/or said standoff substrate(s) comprises of anti-tamper mesh.
17. A system according to claim 10, wherein said first substrate and/or said second substrate and/or said standoff substrate(s) comprises of molding compound.
18. A system according to claim 10, wherein one of said plurality of the components is a power management/regulator or security sub-circuit or tamper detect circuit or router or switch or antenna or radar or phased array or modem or baseband or transceiver or mm-wave subsystem or silicon-on-insulator or amplifier or Field Programmable Gate Array (FPGA) or capacitor or resistor or inductor or processor or memory or sensor or analog-to-digital converter or digital-to-analog converter or electrical-optical converter or optical-electrical converter or Light Emitting Diode (LED) or Application-Specific Integrated Circuit (ASIC) or Through-Silicon Via (TSV) or laser or analog circuit or digital circuit or Serializer/Deserializer (SerDes) or filter or Lens or Graphics Processing Unit (GPU) or magnet or waveguide or wirebond or epoxy mold compound (EMC) or under-fill material or heat-pipe or mirror or fan or bump or fiber or accelerator/co-processor or processor core or Microelectromechanical Systems (MEMS) or membrane or heat spreader or energy source or sensing material or piezoelectric or light source or touch screen or Liquid Crystal Display (LCD) or organic light-emitting diode (OLED) or battery or Electromagnetic Shield (EMI) coating.
19. A system comprising: a plurality of components, wherein said plurality of components including a first component and a second component, and said first component is a security component configured to generate and/or store security key(s); a first substrate; a second substrate, wherein said second substrate comprising cavity(ies); and one or more standoff substrate(s), wherein said one or more standoff substrate comprising said cavity(ies), said security component is disposed inside said second substrate cavity(ies), said second substrate is coupled to said first substrate, said one or more standoff substrate(s) is/are coupled to said first substrate and/or said second substrate, said one or more standoff substrate(s) completely encircles said first substrate and/or said second substrate, said security component is obfuscated by said first substrate and/or said second substrate and/or said one or more standoff substrate(s) to minimize tampering, said second component is coupled to said first substrate or said second substrate, said second component is configured to communicate with said security component, and said security component and said second component are configured to communicate security key(s) for performing device identification, authentication, encryption, and/or device integrity verification.
20. A system according to claim 19, wherein one of said plurality of components is configured to perform tamper detection.
21. A system according to claim 19, wherein one of said plurality of components disposed inside said cavity(ies) is a power (voltage) regulator.
22. A system according to claim 19, wherein said the one standoff substrate doesn't encircle said first substrate and/or said second substrate.
23. A system according to claim 19, wherein said one or more standoff substrate(s) are spaced apart.
24. A system according to claim 19, wherein said first substrate and/or said second substrate comprises of one or more cavity(ies).
25. A system according to claim 19, wherein said first substrate and/or said second substrate and/or said standoff substrate(s) comprises of anti-tamper Redistribution layer(s).
26. A system according to claim 19, wherein said first substrate and/or said second substrate and/or said standoff substrate(s) comprises of molding compound.
27. A system according to claim 19, wherein one of said plurality of the components is a power management/regulator or security sub-circuit or tamper detect circuit or router or switch or antenna or radar or phased array or modem or baseband or transceiver or mm-wave subsystem or silicon-on-insulator or amplifier or Field Programmable Gate Array (FPGA) or capacitor or resistor or inductor or processor or memory or sensor or analog-to-digital converter or digital-to-analog converter or electrical-optical converter or optical-electrical converter or Light Emitting Diode (LED) or Application-Specific Integrated Circuit (ASIC) or Through-Silicon Via (TSV) or laser or analog circuit or digital circuit or Serializer/Deserializer (SerDes) or filter or Lens or Graphics Processing Unit (GPU) or magnet or waveguide or wirebond or epoxy mold compound (EMC) or under-fill material or heat-pipe or mirror or fan or bump or fiber or accelerator/co-processor or processor core or Microelectromechanical Systems (MEMS) or membrane or heat spreader or energy source or sensing material or piezoelectric or light source or touch screen or Liquid Crystal Display (LCD) or organic light-emitting diode (OLED) or battery or Electromagnetic Shield (EMI) coating.
28. A system according to claim 24, wherein said one or more standoff substrate(s) is/are coupled to said one or more cavity(ies) of said first substrate and/or said second substrate.
29. A system according to claim 15, wherein said one or more standoff substrate(s) is/are coupled to said one or more cavity(ies) of said first substrate and/or said second substrate.
30. A system according to claim 6, wherein said one or more standoff substrate(s) is/are coupled to said substrate cavity(ies).
Description
DESCRIPTION OF THE DRAWINGS
[0018] A further understanding of the nature and advantages of the embodiments may be realized by reference to the remaining portions of the specification and the drawings.
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
[0038]
[0039]
[0040]
[0041]
[0042]
[0043]
[0044]
[0045]
[0046]
[0047] In the appended figures, similar components and/or features may have the same reference label. Further, various components of the same type may be distinguished by following the reference label by a dash and a second label that distinguishes among the similar components. If only the first reference label is used in the specification, the description is applicable to any one of the similar components having the same first reference label irrespective of the second reference label.
DETAILED DESCRIPTION
[0048] Semiconductor packages are described which increase the density of electronic components within. The semiconductor package may incorporate interposers with cavities formed into the top and/or bottom. The cavities may then be used as locations for the electronic components. Alternatively, narrow spacer interposers may be used to space apart standard more laterally elongated interposers to form the indentations used to house the electronic components. The height of the clearance is equal to the height of the standoff interposers in embodiments. The semiconductor package designs described herein may be used to reduce footprint, reduce profile and increase electronic component and transistor density for semiconductor products. The cavities and clearances may form a conduit configured to promote fluid flow and enhance cooling of the electronic components during operation in embodiments.
[0049] The semiconductor packages described herein possess cavities and/or standoff interposers to create spaces for a plurality of electronic components in a high density and high performance configuration. In embodiments, the semiconductor packages described may result in a smaller footprint, lower profile, miniaturized, higher performance, and thermally enhanced, and more secure packages. The packages may involve a combination of interposers, redistribution layers (RDL), through-substrate vias (TSV), so-called “zero-ohm” links, copper pillars, solder bumps, compression bonding, and bumpless packaging. In addition to these techniques, cavities may be made into the interposer and/or standoff interposers may be used to provide spaces (clearance) for a plurality of electronic components (e.g. passives, antennas, integrated circuits or chips) in embodiments. The standoff interposers may include redistribution layers on the top and/or bottom while a through-substrate via passes vertically through the standoff interposer. Standoff interposers may be formed, for example, by bonding multiple interposers together by thermocompression bonding or another low-profile connection technique. Oxide bonding techniques or laterally shifting any standoff interposer described herein enable wirebonds to be used to connect the standoff interposer to a printed circuit board, a substrate, or an underlying interposer in embodiments. Generally speaking, any interposer described herein may be shifted relative to the other interposers in the stack to allow the formation of wirebonds. The semiconductor interposer may be a silicon interposer according to embodiments.
[0050] Electronic packages formed in the manner described herein possess improved reliability, lower cost, and higher performance due to a shortening of electrical distance and an increase in density of integrated circuit mounting locations. Reliability may be improved for embodiments which use the same semiconductor (e.g. silicon) for all interposers used to form the semiconductor package. The techniques presented also provide improvement in solder joint reliability and a reduction in warpage. Warping may occur during the wafer processing and thinning of the semiconductor interposer. The second opportunity for warping occurs during the packaging and assembly. The chance of warping increases for larger interposer lengths and package dimensions which is currently necessary for a variety of 2.5D/3D integration applications (e.g. networking). The vertical density of integrated circuits may be increased which allows the horizontal area to be reduced to achieve the same performance.
[0051]
[0052] When describing all embodiments herein, “Top” and “Up” will be used herein to describe portions/directions perpendicularly distal from the printed circuit board (PCB) plane and further away from the center of mass of the PCB in the perpendicular direction. “Vertical” will be used to describe items aligned in the “Up” direction towards the “Top”. Other similar terms may be used whose meanings will now be clear. “Major planes” of objects will be defined as the plane which intersects the largest area of an object such as an interposer. Some standoff interposers may be “aligned” in “lines” along the longest of the three dimensions and may therefore be referred to as “linear” standoff interposers. Electrical connections may be made between interposers (standoff or planar interposer) and the pitch of the electrical connections may be between 1 μm and 150 μm or between 10 μm and 100 μm in all embodiments described herein. Electrical connections between neighboring semiconductor interposers herein may be direct ohmic contacts which may include direct bonding/oxide bonding or adding a small amount of metal such as a pad between, for example, through silicon vias.
[0053]
[0054]
[0055] The dimensions of interposers and standoff interposers described herein vary widely. Interposers may be as large as a full wafer, e.g. hundreds of millimeters across. Interposers may be as small as several millimeters across (e.g. 5 mm×5 mm). The interposers may be asymmetric as well for certain applications. Cavities may vary in dimensions as well and may depend on the size of the electronic component (e.g. a monolithic integrated circuit) ultimately placed within the cavity as well as the number of connections across the interposer outside the cavity (where the interposer-interposer direct connection is made). Cavity widths may be between 10% and 90%, 20% to 70% or 20% to 40% of the width of the interposer itself according to embodiments. Correspondingly, standoff interposer widths may be between 5% and 45%, between 15% and 40% or between 30% and 40% of the width of the interposer in embodiments. Cavity depths may be between 50 μm and 300 μm, between 75 μm and 250 μm or between 100 μm and 200 μm according to embodiments. Correspondingly, standoff interposer heights may be between 25 μm and 1,000 μm, between 50 μm and 300 μm, between 75 μm and 250 μm or between 100 μm and 200 μm according to embodiments. These dimensions apply to all embodiments described herein.
[0056]
[0057]
[0058]
[0059]
[0060]
[0061]
[0062]
[0063]
[0064]
[0065]
[0066]
[0067] Electronic packages described herein may include high-performance miniature scalable and secure processing units equipped with a variety of integrated circuit types. A plurality of processors may be mounted on one side of an interposer while a plurality of memory dies may be mounted on the opposite side in embodiments. Processor cores may be mounted on one side of an interposer while memory is mounted on the opposite side according to embodiments. Processor cores and memory dies may be interspersed on both sides of an interposer in embodiments. According to embodiments, processor cores and memory dies may be both present on each side of an interposer but segregated into homogeneous integrated circuit groups. A homogeneous group of processor cores may be separated from a homogeneous group of memory dies by a standoff interposer in embodiments.
[0068]
[0069] Semiconductor packages described herein may include heterogeneous or homogeneous memory units in embodiments. Memory dies may be placed on one side or both sides interposers while high bandwidth standoff interposers may be used with bumps or compression bonding attachments method. Dimensions of the high bandwidth standoff interposers may be selected to manage heat generated during the operation of the electronic components (memory in this case).
[0070]
[0071] Semiconductor packages and devices formed according to the designs described herein may be used to form higher performance, cooler, more secure and tamper resistant, and more scalable 2.5D/3D heterogeneous systems than prior art designs.
[0072] Having disclosed several embodiments, it will be recognized by those of skill in the art that various modifications, alternative constructions, and equivalents may be used without departing from the spirit of the disclosed embodiments. Additionally, a number of well-known processes and elements have not been described to avoid unnecessarily obscuring the embodiments described herein. Accordingly, the above description should not be taken as limiting the scope of the claims.
[0073] Where a range of values is provided, it is understood that each intervening value, to the tenth of the unit of the lower limit unless the context clearly dictates otherwise, between the upper and lower limits of that range is also specifically disclosed. Each smaller range between any stated value or intervening value in a stated range and any other stated or intervening value in that stated range is encompassed. The upper and lower limits of these smaller ranges may independently be included or excluded in the range, and each range where either, neither or both limits are included in the smaller ranges is also encompassed within the embodiments described, subject to any specifically excluded limit in the stated range. Where the stated range includes one or both of the limits, ranges excluding either or both of those included limits are also included.
[0074] As used herein and in the appended claims, the singular forms “a”, “an”, and “the” include plural referents unless the context clearly dictates otherwise. Thus, for example, reference to “a process” includes a plurality of such processes and reference to “the dielectric material” includes reference to one or more dielectric materials and equivalents thereof known to those skilled in the art, and so forth.
[0075] Also, the words “comprise,” “comprising,” “include,” “including,” and “includes” when used in this specification and in the following claims are intended to specify the presence of stated features, integers, components, or steps, but they do not preclude the presence or addition of one or more other features, integers, components, steps, acts, or groups.