Chip package structure and manufacturing method thereof
10276553 ยท 2019-04-30
Assignee
Inventors
Cpc classification
H01L2224/0401
ELECTRICITY
H01L21/4853
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/29294
ELECTRICITY
H01L2224/92225
ELECTRICITY
H01L24/97
ELECTRICITY
H01L2224/13023
ELECTRICITY
H01L2224/48235
ELECTRICITY
H01L2224/04042
ELECTRICITY
H01L24/80
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L21/486
ELECTRICITY
H01L23/5384
ELECTRICITY
H01L21/563
ELECTRICITY
H01L23/42
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L2224/80
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/92222
ELECTRICITY
H01L2224/85181
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L2224/83101
ELECTRICITY
H01L23/49833
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/92222
ELECTRICITY
H01L23/49827
ELECTRICITY
H01L2224/85181
ELECTRICITY
H01L2924/1533
ELECTRICITY
H01L2224/83101
ELECTRICITY
H01L2224/16237
ELECTRICITY
H01L2224/29294
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L25/50
ELECTRICITY
H01L2225/1041
ELECTRICITY
H01L23/3128
ELECTRICITY
H01L23/50
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/80
ELECTRICITY
H01L2225/1058
ELECTRICITY
H01L2224/16235
ELECTRICITY
H01L2224/85186
ELECTRICITY
H01L23/49811
ELECTRICITY
H01L2225/1035
ELECTRICITY
H01L2224/85186
ELECTRICITY
H01L23/04
ELECTRICITY
H01L21/4889
ELECTRICITY
H01L24/73
ELECTRICITY
International classification
H01L25/00
ELECTRICITY
H01L23/28
ELECTRICITY
H01L21/48
ELECTRICITY
H01L23/433
ELECTRICITY
H01L23/498
ELECTRICITY
H01L23/50
ELECTRICITY
H01L23/538
ELECTRICITY
H01L25/065
ELECTRICITY
H01L23/04
ELECTRICITY
H01L23/053
ELECTRICITY
Abstract
A chip package structure including a substrate, a first chip, a frame, a plurality of first conductive connectors, a first encapsulant, and a package is provided. The first chip is disposed on the substrate. The first chip has an active surface and a back surface opposite to the active surface, and the active surface faces the substrate. The frame is disposed on the back surface of the first chip and the frame has a plurality of openings. The first conductive connectors are disposed on the substrate and the first conductive connectors are disposed in correspondence to the openings. The first encapsulant is disposed between the substrate and the frame and encapsulates the first chip. The package is disposed on the frame and is electrically connected to the substrate via the first conductive connectors.
Claims
1. A chip package structure, comprising: a substrate; a first chip disposed on the substrate, wherein the first chip has an active surface and a back surface opposite to the active surface, and the active surface faces the substrate; a frame disposed on the back surface of the first chip, wherein the frame has a plurality of openings; a plurality of first conductive connectors disposed on the substrate, wherein the plurality of first conductive connectors are disposed in correspondence to the plurality of openings; a first encapsulant disposed between the substrate and the frame and encapsulating the first chip, wherein the first encapsulant fills the plurality of openings and exposes each of the plurality of first conductive connectors; and a package disposed on the frame and electrically connected to the substrate via the plurality of first conductive connectors.
2. The chip package structure of claim 1, wherein the first encapsulant directly covers a sidewall of each of the plurality of first conductive connectors.
3. The chip package structure of claim 1, wherein each of the plurality of first conductive connectors is a stud bump.
4. The chip package structure of claim 1, wherein a width of each of the plurality of first conductive connectors is smaller than a caliber of each of the plurality of openings.
5. The chip package structure of claim 1, wherein the frame is electrically insulated from the substrate, the first chip, the plurality of first conductive connectors, and the package.
6. The chip package structure of claim 1, wherein a frame surface of the frame, a top surface of each of the plurality of first conductive connectors, and an encapsulant surface of the first encapsulant are level.
7. The chip package structure of claim 1, wherein the plurality of openings of the frame and the first chip are not overlapped.
8. The chip package structure of claim 1, further comprising: an adhesive layer disposed between the first chip and the frame.
9. The chip package structure of claim 1, further comprising: a plurality of conductive terminals electrically connected to the substrate, wherein the substrate is disposed between the first chip and the plurality of conductive terminals.
10. The chip package structure of claim 1, wherein the package comprises: a circuit layer; a second chip disposed on the circuit layer and electrically connected to the circuit layer; and a second encapsulant disposed on the circuit layer and encapsulating the second chip.
11. The chip package structure of claim 10, wherein the package further comprises: a plurality of second conductive connectors, wherein the circuit layer is disposed between the plurality of second conductive connectors and the second chip, and each of the plurality of second conductive connectors completely covers the plurality of corresponding openings.
12. A manufacturing method of a chip package structure, comprising: disposing a first chip on a substrate, wherein the first chip has an active surface and a back surface opposite to the active surface, and the active surface faces the substrate; disposing a frame on the back surface of the first chip, wherein the frame has a plurality of openings; forming a plurality of wires on the substrate, wherein the plurality of wires passes through the plurality of corresponding openings; forming a first encapsulating material on the substrate, wherein the first encapsulating material fills the openings of the frame and is formed between the substrate and the frame to encapsulates the first chip, the frame, and the plurality of wires; removing a portion of the first encapsulating material and a portion of the plurality of wires to respectively form a first encapsulant and a plurality of first conductive connectors, wherein the first encapsulant exposes the frame and each of the first conductive connectors; and disposing a package on the frame, wherein the package is electrically connected to the substrate via the plurality of first conductive connectors.
13. The manufacturing method of the chip package structure of claim 12, wherein the plurality of wires is formed via a wire bonding method.
14. The manufacturing method of the chip package structure of claim 13, wherein the step of forming the plurality of wires comprises: extending a capillary into the plurality of corresponding openings; bringing the conductive material in contact with the substrate via the capillary; and extending the capillary supplying the conductive material out of the plurality of corresponding openings to form the plurality of corresponding wires.
15. The manufacturing method of the chip package structure of claim 12, further comprising: forming an adhesive layer on the back surface of the first chip, wherein the frame is adhered to the first chip via the adhesive layer.
16. The manufacturing method of the chip package structure of claim 12, further comprising: forming a plurality of conductive terminals on the substrate, wherein the plurality of conductive terminals is electrically connected to the substrate, and the substrate is disposed between the first chip and the plurality of conductive terminals.
17. The manufacturing method of the chip package structure of claim 12, wherein the package comprises: a circuit layer; a second chip disposed on the circuit layer and electrically connected to the circuit layer; and a second encapsulant disposed on the circuit layer and encapsulating the second chip.
18. The manufacturing method of the chip package structure of claim 17, wherein the package further comprises: a plurality of second conductive connectors, wherein the circuit layer is disposed between the plurality of second conductive connectors and the second chip, and each of the plurality of second conductive connectors completely covers the plurality of corresponding openings after the package is disposed on the frame.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
(2)
(3)
(4)
DESCRIPTION OF THE EMBODIMENTS
(5) Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
(6)
(7) Referring further to
(8) In some embodiments, the substrate 110 may include a plurality of conductive terminals 115 disposed on the second pads 113a. The conductive terminals 115 may be solder balls, bumps, conductive pillars, or a combination thereof arranged in an array. The first chip 120 are configured electrically connect to external devices through the substrate 110 and the corresponding conductive terminals 115. However, the conductive material, structure, and forming method or forming shape of the conductive terminals 115 in the present embodiment are not limited.
(9) Referring to both
(10) In the present embodiment, the frame 140 may be adhered to the back surface 120b of the first chip 120 using an adhesive layer 130. The adhesive layer 130 may be a die-attached film (DAF), but the invention is not limited thereto.
(11) Referring to both
(12) In the case of general wire bonding, a capillary 10 of a wire bonder (not fully shown) may first be extended into the corresponding opening 141. A capillary width 10a of the capillary 10 extended into the opening 141 is smaller than the diameter 141a of the opening 141. After the capillary 10 is extended into the corresponding opening 141, the conductive material 151 passes through the capillary 10. After the conductive material 151 that passed through the capillary 10 is pushed down and coupled to the corresponding first pad 111a, a connection terminal 151a of the conductive material 151 may be electrically connected to the first pad 111a on the substrate 110. The connection method may be thermocompression bonding, ultrasonic bonding, or thermosonic bonding, but the invention is not limited thereto. After the conductive material 151 and the first pad 111a are connected, the capillary 10 may be extended away from the substrate 110 and through the opening 141. In this way, the capillary 10 is raised for leading the conductive material 151 corning out of the capillary 10 and in order to form a shape of the bonding wire. After the capillary 10 is pulled out of the opening 141, the conductive material 151 coming out of the capillary 10 may be cut off to form a wire 152. By repeating the steps, a plurality of wires 152 may be formed. Each of the wires 152 passes through the corresponding opening 141 on the frame 140 and electrically connects to the corresponding first pad 111a.
(13) In the wire bonding process, the capillary width 10a of the capillary 10 may be about 60 micrometers (m), the diameter 141a of the corresponding opening 141 on the frame 140 may be about 75 m, and the diameter 150a of the resulting wires 152 may be about 20 m. However, the values of the capillary width 10a, the diameter 141a, and the diameter 150a are only exemplary. The present embodiment only requires that the diameter 141a of the openings 141 be greater than the capillary width 10a of the capillary 10 and the diameter 141a of the openings 141 be greater than the diameter 150a of the wires 152.
(14) Referring to
(15) Referring to
(16) In the present embodiment, when the first encapsulating material 161 further covers the frame surface 140a of the frame 140 (as shown in
(17) In other embodiments, when the first encapsulating material 161 is filled in the openings 141 but does not cover the frame surface 140a of the frame 140, the step of removing a portion of the first encapsulating material 161 may be omitted. The resulting first encapsulating material 161 is the first encapsulant 160.
(18) In some embodiments, a planarization process may be performed on the first encapsulant 160, the frame 140, and/or the first conductive connectors 150, as such the frame surface 140a of the frame 140, an encapsulant surface 160a of the first encapsulant 160, and the top surface 150b of each of the first conductive connectors 150 are coplanar.
(19) After the above-mentioned manufacturing process above, the manufacturing of a chip package 20 of this exemplary completes. The chip package 20 may include a substrate 110, a first chip 120, a frame 140, a plurality of first conductive connectors 150, and a first encapsulant 160. The first chip 120 is disposed on the substrate 100. The first chip has an active surface facing the substrate 110 and a hack surface 120b opposite to the active surface 120a. The frame 140 is disposed on the back surface 120b of the first chip 120. The frame 140 has a plurality of openings 141. The first conductive connectors 150 are disposed on the substrate 110 and in correspondence to the openings 141. The first encapsulant 160 is disposed between the substrate 110 and the frame 140 and encapsulates the first chip 120.
(20) Referring to
(21) In the present embodiment, the second chip 172 may be flip-chip bonded to the circuit layer 171, but the invention is not limited thereto. In other embodiments, the second chip 172 may be electrically connected to the circuit layer 171 via wire bonding.
(22) In the present embodiment, the circuit layer 171 may be a double-sided wiring board, but the invention is not limited thereto. In other embodiments, the circuit layer 171 may also be a multi-layered wiring board or be a redistribution layer (RDL).
(23) In the present embodiment, the second chip 172 may be a die, a packaged chip, a stacked chip package, or an ASIC, but the invention is not limited thereto.
(24) In the present embodiment, the package 170 may further include a plurality of second conductive connectors 174. The plurality of second conductive connectors 174 is disposed on the circuit layer 171 and opposite to the second chip 172. In other words, the circuit layer 171 is disposed between the plurality of second conductive connectors 174 and the second chip 172. The package 170 may be electrically connected to other devices via the second conductive connectors 174 through performing subsequent process. The second conductive connectors 174 are, for instance, solder balls, but the invention is not limited thereto.
(25) Referring to
(26) The manufacturing of the chip package structure 100 of the present embodiment is substantially complete after the above process. The chip package structure 100 includes a substrate 110, a first chip 120, a frame 140, a plurality of first conductive connectors 150, a first encapsulant 160, and a package 170. The first chip 120 is disposed on the substrate 110. The first chip 120 has an active surface 120a and a back surface 120b opposite to the active surface 120a, and the active surface 120a faces the substrate 110. The frame 140 is disposed on the back surface 120b of the first chip 120 and the frame 140 has a plurality of openings 141. The first conductive connectors 150 are disposed on the substrate 110 and each of the first conductive connectors 150 is disposed with the corresponding opening 141. The first encapsulant 160 is disposed between the substrate 110 and the frame 140. The first encapsulant 160 encapsulates the first chip 120 and is in direct contact with a sidewall 150c of the first conductive connectors 150. The package 170 is disposed on the frame 140 and is electrically connected to the substrate 110 through the first conductive connectors 150.
(27) In the present embodiment, the first conductive connectors 150 may be stud bumps formed using a wire bonder. The conductive material 151 (shown in
(28) In the present embodiment, in the manufacturing process of the chip package structure 100, each of the first conductive connectors 150 is formed by passing the wires 152 (
(29) In the present embodiment, the frame 140 may be adhered to a back surface 120b of the first chip 120 via an adhesive layer 130. As a result, the frame 140 may be formed by a material having better thermal conductivity and/or an adhesive layer 130 having better thermal conductivity to improve the heat dissipation of the chip package structure 100.
(30) In the present embodiment, the terminal of each of the first conductive connectors 150 away from the substrate 110 is located in the corresponding opening 141 of the frame 140, and a top surface 150b of the terminal away from the substrate 110 is exposed on the first encapsulant 160. Therefore, the second conductive connectors 174 on the package 170 only need to be aligned with and completely cover the corresponding opening 141 to be in contact with and electrically connected to the first conductive connectors 150. As a result, a greater process window may be provided in the configuration of the second conductive connectors 174 and/or the first conductive connectors 150, and the yield of the chip package structure 100 may be increased.
(31) Based on the above, in the chip package structure of the present invention, the first conductive connectors may be formed by a wire bonder, and the conductive material forming the first conductive connectors may be electrically connected to the substrate before the first encapsulant is formed to achieve better conductivity and increase yield. Moreover, the first conductive connectors formed by a wire bonder may have lower production cost and may have finer pitch to achieve greater flexibility in configuration. Moreover, in the chip package structure of the present invention, since the frame has a plurality of openings, the yield or reliability of the manufacturing process of the chip package structure may be increased, and greater process window is provided.
(32) It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.