3D HETEROGENEOUS INTEGRATIONS AND METHODS OF MAKING THEREOF
20230041977 · 2023-02-09
Assignee
Inventors
Cpc classification
H01L2225/107
ELECTRICITY
H01L2225/1082
ELECTRICITY
H01L25/18
ELECTRICITY
H01L2225/06513
ELECTRICITY
H01L21/486
ELECTRICITY
H01L2225/06517
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2225/06527
ELECTRICITY
Y10T29/53183
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2225/0651
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/13101
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L23/49833
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2225/06541
ELECTRICITY
H01L23/49827
ELECTRICITY
H01L23/36
ELECTRICITY
H01L2224/13101
ELECTRICITY
H01L25/0652
ELECTRICITY
H01L2225/06548
ELECTRICITY
H01L2924/00014
ELECTRICITY
Y10T29/53174
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L25/50
ELECTRICITY
H01L2225/1041
ELECTRICITY
H01L2924/00014
ELECTRICITY
Y10T29/53178
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2924/15153
ELECTRICITY
H01L2225/06572
ELECTRICITY
H01L2225/1058
ELECTRICITY
H01L23/04
ELECTRICITY
H01L2225/06562
ELECTRICITY
International classification
H01L21/48
ELECTRICITY
H01L23/04
ELECTRICITY
H01L23/14
ELECTRICITY
H01L23/36
ELECTRICITY
H01L23/498
ELECTRICITY
H01L23/538
ELECTRICITY
H01L25/00
ELECTRICITY
H01L25/065
ELECTRICITY
Abstract
An integrated circuit package comprising one or more electronic component(s); a first substrate including a first surface and a second surface of the first substrate; and a second substrate including a first surface and a second surface of the second substrate. The first substrate including a first first-substrate cavity on the first surface of the first substrate. The second substrate includes a first second-substrate cavity on the first surface of the second substrate. The second surface of the first substrate and the second surface of the second substrate is located between the first surface of the first substrate and the first surface of the second substrate; or the first surface of the first substrate and the first surface of the second substrate is located between the second surface of the first substrate and the second surface of the second substrate.
Claims
1. An integrated circuit package comprising: one or more component(s); and one or more substrate(s), wherein said one or more substrate(s) including a first substrate and a second substrate, said first substrate including a first surface of said first substrate and a second surface of said first substrate, said second substrate including a first surface of said second substrate and a second surface of said second substrate, said first substrate including a first first-substrate cavity on the first surface of said first substrate, said second substrate includes a first second-substrate cavity on the first surface of said second substrate, said second surface of said first substrate and said second surface of said second substrate is located between said first surface of said first substrate and the first surface of said second substrate, and said one or more component(s) is/are disposed inside said first first-substrate cavity of first substrate and/or said first second-substrate cavity of second substrate.
2. The integrated circuit package according to claim 1, wherein one of said one or more component(s) is electrically and/or optically coupled to said one or more substrate(s) using a flip chip or a wirebond method or a waveguide.
3. The integrated circuit package according to claim 1, wherein said one or more substrate(s) comprises of waveguide(s) and/or nanowires.
4. The integrated circuit package according to claim 1, wherein one of said one or more component(s) is a power management/regulator or power device or security sub-circuit or tamper detect circuit or router or switch or antenna or radar or phased array or modem or baseband or transceiver or mm-wave subsystem or silicon-on-insulator or amplifier or Field Programmable Gate Array (FPGA) or capacitor or resistor or inductor or processor or memory or sensor or analog-to-digital converter or digital-to-analog converter or electrical-optical converter or optical-electrical converter or Light Emitting Diode (LED) or micro LED or Application-Specific Integrated Circuit (ASIC) or Through-Silicon Via (TSV) or laser or analog circuit or digital circuit or Serializer/Deserializer (SerDes) or filter or Lens or Graphics Processing Unit (GPU) or magnet or waveguide or wirebond or epoxy mold compound (EMC) or under-fill material or heat-pipe or mirror or fan or bump or fiber or accelerator/co-processor or processor core or nanowire or Microelectromechanical Systems (MEMS) or membrane or heat spreader or energy source or sensing material or piezoelectric or light source or touch screen or display or Liquid Crystal Display (LCD) or organic light-emitting diode (OLED) or battery or Electromagnetic Shield (EMI) coating.
5. The integrated circuit package according to claim 1, wherein one of said one or more component(s) is/are stacked component(s).
6. The integrated circuit package according to claim 1, wherein one of said one or more substrate(s) is a semiconductor.
7. An integrated circuit package comprising: one or more component(s); and one or more substrate(s), wherein said one or more substrate(s) including a first substrate and a second substrate, said first substrate including a first surface of said first substrate and a second surface of said first substrate, said second substrate including a first surface of said second substrate and a second surface of said second substrate, said first substrate including a first first-substrate cavity on the first surface of said first substrate, said second substrate includes a first second-substrate cavity on the first surface of said second substrate, said first surface of said first substrate and the first surface of said second substrate is located between said second surface of said first substrate and said second surface of said second substrate, and said one or more component(s) is/are disposed inside said first first-substrate cavity of first substrate and/or said first second-substrate cavity of second substrate.
8. The integrated circuit package according to claim 7, wherein one of said one or more component(s) is electrically and/or optically coupled to said one or more substrate(s) using a flip chip or a wirebond method or a waveguide.
9. The integrated circuit package according to claim 7, wherein said one or more substrate(s) comprises of waveguide(s) and/or nanowires.
10. The integrated circuit package according to claim 7, wherein one of said one or more component(s) is a power management/regulator or power device or security sub-circuit or tamper detect circuit or router or switch or antenna or radar or phased array or modem or baseband or transceiver or mm-wave subsystem or silicon-on-insulator or amplifier or Field Programmable Gate Array (FPGA) or capacitor or resistor or inductor or processor or memory or sensor or analog-to-digital converter or digital-to-analog converter or electrical-optical converter or optical-electrical converter or Light Emitting Diode (LED) or micro LED or Application-Specific Integrated Circuit (ASIC) or Through-Silicon Via (TSV) or laser or analog circuit or digital circuit or Serializer/Deserializer (SerDes) or filter or Lens or Graphics Processing Unit (GPU) or magnet or waveguide or wirebond or epoxy mold compound (EMC) or under-fill material or heat-pipe or mirror or fan or bump or fiber or accelerator/co-processor or processor core or nanowire or Microelectromechanical Systems (MEMS) or membrane or heat spreader or energy source or sensing material or piezoelectric or light source or touch screen or display or Liquid Crystal Display (LCD) or organic light-emitting diode (OLED) or battery or Electromagnetic Shield (EMI) coating.
11. The integrated circuit package according to claim 7, wherein one of said component(s) is/are stacked component(s).
12. The integrated circuit package according to claim 7, wherein one of said one or more substrate(s) is a semiconductor.
13. An integrated circuit package comprising: one or more component(s); and one or more substrate(s), wherein said one or more substrate(s) including a first substrate, a second substrate and a third substrate, wherein said first substrate including a first surface of said first substrate and a second surface of said first substrate, said second substrate including a first surface of said second substrate and a second surface of said second substrate, said first substrate including a first first-substrate cavity on the first surface of said first substrate, said second substrate includes a first second-substrate cavity on the first surface of said second substrate, said first surface of said first substrate and the first surface of said second substrate is located between said second surface of said first substrate and said second surface of said second substrate, said third substrate is coupled to said first substrate and/or said second substrate, and said one or more component(s) is/are disposed inside said first first-substrate cavity of first substrate and/or said first second-substrate cavity of second substrate.
14. The integrated circuit package according to claim 13, wherein one of said one or more component(s) is electrically and/or optically coupled to said one or more substrate(s) using a flip chip or a wirebond method or a waveguide.
15. The integrated circuit package according to claim 13, wherein said one or more substrate(s) comprises of waveguide(s) and/or nanowires.
16. The integrated circuit package according to claim 13, wherein one of said one or more substrate(s) is a semiconductor.
17. The integrated circuit package according to claim 13, wherein one of said one or more component(s) is a power management/regulator or power device or security sub-circuit or tamper detect circuit or router or switch or antenna or radar or phased array or modem or baseband or transceiver or mm-wave subsystem or silicon-on-insulator or amplifier or Field Programmable Gate Array (FPGA) or capacitor or resistor or inductor or processor or memory or sensor or analog-to-digital converter or digital-to-analog converter or electrical-optical converter or optical-electrical converter or Light Emitting Diode (LED) or micro LED or Application-Specific Integrated Circuit (ASIC) or Through-Silicon Via (TSV) or laser or analog circuit or digital circuit or Serializer/Deserializer (SerDes) or filter or Lens or Graphics Processing Unit (GPU) or magnet or waveguide or wirebond or epoxy mold compound (EMC) or under-fill material or heat-pipe or mirror or fan or bump or fiber or accelerator/co-processor or processor core or nanowire or Microelectromechanical Systems (MEMS) or membrane or heat spreader or energy source or sensing material or piezoelectric or light source or touch screen or display or Liquid Crystal Display (LCD) or organic light-emitting diode (OLED) or battery or Electromagnetic Shield (EMI) coating.
18. The integrated circuit package according to claim 13, wherein one of said component(s) is/are stacked component(s).
19. The integrated circuit package according to claim 13, wherein one or more nanowire is coupled to said component(s) and/or said substrate(s) and/or said cavity(ies).
20. The integrated circuit package according to claim 7, wherein one or more nanowire is coupled to said component(s) and/or said substrate(s) and/or said cavity(ies).
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
[0038]
[0039]
[0040]
[0041]
[0042]
[0043]
[0044]
[0045]
[0046]
[0047]
[0048]
[0049]
[0050]
DETAILED DESCRIPTION OF THE INVENTION
[0051] The various embodiments are described more fully with reference to the accompanying drawings. These example embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to readers of this specification having knowledge in the technical field. Like numbers refer to like elements throughout.
[0052] Semiconductor packages are described which increase the density of electronic components within. The semiconductor package may incorporate interposers having a multitude of redistribution layers. Relatively narrow and laterally elongated interposers to form the indentations used to house the electronic components. The height of the clearance may be equal to the height of the standoff interposers. The semiconductor package designs described herein may be used to reduce footprint, reduce profile and increase electronic component and transistor density for semiconductor products. The spaces and clearances may form a conduit configured to promote fluid flow and enhance cooling of the electronic components during operation in embodiments.
[0053] In some embodiments, the semiconductor packages described herein possess cavities and/or standoff interposers (generally referred to herein as interposer) to create spaces for a plurality of electronic components in a high density and high performance configuration. In some embodiments, the semiconductor packages described may result in a smaller footprint, lower profile, miniaturized, higher performance thermally enhanced, and more secured packages. The packages may involve a combination of interposers, redistribution layers (RDL), zero-ohm links, copper pillars, solder bumps, compression bonding, and bumpless packaging. In addition to these techniques, cavities may be made into the interposer and/or substrate, and/or standoff interposers and secondary or side substrate may be used to provide spaces (clearance) for a plurality of electronic components (e.g., passives, antennas, integrated circuits or chips) in embodiments. The standoff interposers and secondary or side substrate may include RDL on the top and/or bottom. Standoff interposers may be formed, for example, by bonding multiple interposers together by thermocompression bonding or another low-profile connection technique. Oxide bonding techniques or laterally shifting any standoff interposer described herein enable wirebonds to be used to connect the standoff interposer to a printed circuit board, or substrate, or an underlying interposer in embodiments. Generally speaking, any interposer described herein may be shifted relative to the other interposers in the stack to allow the formation of wirebonds. The semiconductor interposer may be a silicon interposer according to embodiments.
[0054] A method of creating a scalable 2.5D/3D structure which requires no TSVs is disclosed. This method uses various combinations of wirebond, flip chip bumping, redistribution layer (RDL) with or without RDL vias to transition signals or supplies In other words, signals and supplies are routed through the RDL layers, thus eliminating TSV usage and reducing the cost of manufacturing and improving performance. In addition, an improved method of solder joint reliability is disclosed. Surfaces of assemblies disclosed herein maybe be covered with a high-Z material to create a radiation harden component.
[0055] Electronic packages formed in the manner described herein possess improved reliability, lower cost, and higher performance due to a shortening of electrical distance and an increase in density of integrated circuit mounting locations. Reliability may be improved for embodiments which use the same semiconductor (e.g., silicon) for all interposer used to form the semiconductor package. The techniques presented also provide improved in solder joint reliability and a reduction in warpage. Warping may occur during the wafer processing and thinning of the semiconductor interposer. The second opportunity for warping occurs during the package and assembly. The chance of warping increases for larger interposer lengths and package dimensions which is currently necessary for a variety of 2.5D/3D integration applications (e.g., networking). The vertical density of integrated circuits may be increased which allows the horizontal area to be reduced to achieve the same performance.
[0056] When describing all embodiments herein, “top” and “up” will be used herein to describe portions/directions perpendicularly distal from the printed circuit board (PCB) plan and further away from the center of mass of the PCB in the perpendicular direction. “Vertical” will be used to describe items aligned in the “up” direction towards the “top.” Other similar terms may be used whose meanings will now be clear. “Major planes” of objects will be defined as the plane which intersects the largest area of an object such as an interposer. Some standoff interposers may be “aligned” in “lines” along the longest of the three dimensions and may therefore be referred to as “linear” standoff interposers. Electrical connections may be made between interposers (standoff or planar interposer) and the pitch of the electrical connections may be between 1 micron and 50 micron or between 10 micron and 100 micron in some embodiments. Electrical connections between neighboring semiconductor interposers herein may be direct ohmic contacts which may include direct bonding/oxide bonding or adding a small amount of metal such as a pad. In the following it is understood that a substrate includes metal layers, vias and other passive components used for transfer of signals.
[0057]
[0058] Redistribution layer(s) 60 is shown as including 5 metal layers 62, 64, 65, 66, 68 used to transfer signals to and from semiconductor die 50, as described further below.
[0059]
[0060] Semiconductor device 50 is shown as communicating with other devices, such as device 52, or to receive voltage/current supplies via a multitude of electrical signal conductors 58. Likewise, semiconductor device 52 is shown as communicating with other devices, such as device 50, or to receive voltage/current supplies via a multitude of electrical signal conductors 78. Interposer 90 is further shown, as including, in part, one or more redistribution layers 60 (RDL), and a substrate 70. Although for simplicity only one such redistribution layer is shown in
[0061]
[0062]
[0063]
[0064]
[0065]
[0066]
[0067]
[0068]
[0069] The assembly shown in
[0070]
[0071]
[0072]
[0073]
[0074]
[0075]
[0076]
[0077]
[0078]
[0079]
[0080]
[0081]
[0082]
[0083]
[0084]
[0085]
[0086] It is also understood that the examples and embodiments described herein are for illustrative purposes only and that various modifications or changes in light thereof will be suggested to persons skilled in the art and are to be included within the spirit and purview of this application and scope of the appended claims.
[0087] Having disclosed several embodiments, it will be recognized by those of skill in the art that various modifications, alternative constructions, and equivalents may be used without departing from the spirit of the disclosed embodiments. Additionally, a number of well-known processes and elements have not been described to avoid unnecessarily obscuring the embodiments described herein. Accordingly, the above description should not be taken as limiting the scope of the claims.
[0088] Where a range of values is provided, it is understood that each intervening value, to the tenth of the unit of the lower limit unless the context clearly dictates otherwise, between the upper and lower limits of that range is also specifically disclosed. Each smaller range between any stated value or intervening value in a stated range and any other stated or intervening value in that stated range is encompassed. The upper and lower limits of these smaller ranges may independently be included or excluded in the range, and each range where either, neither or both limits are included in the smaller ranges is also encompassed within the embodiments described, subject to any specifically excluded limit in the stated range. Where the stated range includes one or both of the limits, ranges excluding either or both of those included limits are also included.
[0089] As used herein and in the appended claims, the singular forms “a”, “an”, and “the” include plural referents unless the context clearly dictates otherwise. Thus, for example, reference to “a process” includes a plurality of such processes and reference to “the dielectric material” includes reference to one or more dielectric materials and equivalents thereof known to those skilled in the art, and so forth.
[0090] Also, the words “comprise,” “comprising,” “include,” “including,” and “includes” when used in this specification and in the following claims are intended to specify the presence of stated features, integers, components, or steps, but they do not preclude the presence or addition of one or more other features, integers, components, steps, acts, or groups.