FDSOI semiconductor structure and method for manufacturing the same
09548317 ยท 2017-01-17
Assignee
Inventors
Cpc classification
H01L21/76897
ELECTRICITY
H10D62/021
ELECTRICITY
H10D30/6734
ELECTRICITY
H10D30/6708
ELECTRICITY
H01L21/3081
ELECTRICITY
H10D86/201
ELECTRICITY
H10D62/822
ELECTRICITY
H10D30/0221
ELECTRICITY
International classification
H01L21/84
ELECTRICITY
H01L21/74
ELECTRICITY
H01L21/768
ELECTRICITY
H01L29/165
ELECTRICITY
H01L29/66
ELECTRICITY
H01L29/786
ELECTRICITY
H01L21/02
ELECTRICITY
H01L21/306
ELECTRICITY
Abstract
The present invention provides a method for manufacturing a semiconductor structure, which comprises following steps: providing a substrate, which comprises upwards in order a base layer, a buried isolation layer, a buried ground layer, an ultra-thin insulating buried layer and a surface active layer; implementing ion implantation doping to the buried ground layer; forming a gate stack, sidewall spacers and source/drain regions on the substrate; forming a mask layer on the substrate that covers the gate stack and the source/drain regions, and etching the mask layer to expose the source region; etching the source region and the ultra-thin insulating buried layer under the source region to form an opening that exposes the buried ground layer; filling the opening through epitaxial process to form a contact plug for the buried ground layer. Accordingly, the present invention further provides a semiconductor structure. The present invention proposes formation of a buried ground layer contact plug, which then connects buried ground layer electrically to source region, thereby enhancing control capabilities of a semiconductor device over threshold voltages, suppressing short-channel effects and improving device performance; whereas no independent contact is required to build for the buried ground layer, which then saves device area and simplifies manufacturing process accordingly.
Claims
1. A method for manufacturing a semiconductor structure, comprising: (a) providing a substrate, which comprises, from bottom to top, a base layer, a buried isolation layer, a buried ground layer, an ultra-thin insulating buried layer and a surface active layer; (b) implementing ion implantation doping to the buried ground layer; (c) forming a gate stack, sidewall spacers and source/drain regions on the substrate; (d) forming a mask layer on the substrate to cover the gate stack and source/drain regions, and etching the mask layer to expose the source region; (e) etching the source region and the ultra-thin insulating buried layer under the source region to form an opening that exposes the buried ground layer; and (f) filling the opening by an epitaxial process to form a contact plug for the buried ground layer.
2. The method of claim 1, wherein at step (a), the thickness of the buried ground layer is 5 nm-30 nm, the thickness of the ultra-thin insulating buried layer is 5 nm-50 nm, and the thickness of the surface active layer is 5 nm-50 nm.
3. The method of claim 1, wherein at step (b), the doping concentration of the buried ground layer is 10.sup.18-10.sup.20 cm.sup.3, and the buried ground layer is N-type doped for NMOS and P-type doped for PMOS.
4. The method of a claim 1, wherein at step (d), the mask layer comprises a material selected from a group consisting of SiO.sub.2, Si.sub.3N.sub.4 and SiO.sub.xN.sub.y or combinations thereof.
5. The method of claim 1, wherein step (f) further comprises doping the contact plug, and the doping method comprises in-situ doping at the epitaxial process or ion implantation.
6. The method of claim 5, wherein at step (f), a doping concentration of the contact plug is 10.sup.18-10.sup.20 cm.sup.3, and the contact plug is N-type doped for NMOS and P-type doped for PMOS.
7. The method of claim 1, wherein at step (f), a doping concentration of the contact plug is 10.sup.18-10.sup.20 cm.sup.3, and the contact plug is N-type doped for NMOS and P-type doped for PMOS.
8. The method of claim 1, wherein at step (f), the material of the contact plug is Si, Ge, SiGe or SiC.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) Aforementioned and/or additional aspects and advantages of the present invention are made more evident according to perusal of the following detailed description of exemplary embodiment(s) in conjunction with accompanying drawings; wherein:
(2)
(3)
DETAILED DESCRIPTION OF THE INVENTION
(4) Embodiments of the present invention are described at length below, wherein examples of the embodiments are illustrated in the drawings, in which same or similar reference signs throughout denote same or similar elements or elements have same or similar functions. It should be appreciated that embodiments described below in conjunction with the drawings are illustrative, and are provided for explaining the prevent invention only, thus shall not be interpreted as a limit to the present invention. Various embodiments or examples are provided here below to implement different structures of the present invention. To simplify the disclosure of the present invention, descriptions of components and arrangements of specific examples are given below. Of course, they are only illustrative and not limiting the present invention. Moreover, in the present invention, reference numbers and/or letters may be repeated in different examples. Such repetition is for purposes of simplicity and clarity, yet does not denote any relationship between respective embodiments and/or arrangements under discussion. Furthermore, the present invention provides various examples for various processes and materials. However, it is obvious for a person of ordinary skill in the art that other processes and/or materials may be alternatively utilized. In addition, following structures where a first feature is on/above a second feature may include an embodiment in which the first feature and the second feature are formed to be in direct contact with each other, and may also include an embodiment in which another feature is formed between the first feature and the second feature such that the first and second features might not be in direct contact with each other.
(5)
(6) With reference to
(7) The substrate used in the present invention is an Ultra-Thin Body and BOX (UTBB) SOI structure. The base layer 101 provides mechanical support for layers located above it. In the present embodiment, the base layer 101 is monocrystalline Si. In other embodiments, the base layer 101 may further comprise other basic semiconductor, such as germanium, or other compound semiconductors, for example, SiC, GaAs, InAs or InP. Typically, the thickness of the base layer 101 may be, but is not limited to, approximately several hundred micrometers, for example, in the range of 0.1 mm-1 mm.
(8) The buried isolation layer 102 and the ultra-thin insulating buried layer 104 may be made of SiO.sub.2, Si.sub.3N.sub.4, Al.sub.2O.sub.3 or any other insulating material as appropriate. Typically, the thickness of the buried isolation layer 102 may be in the range of 50 nm-300 nm, and the thickness of the ultra-thin insulating buried layer 104 may be in the range of 5 nm-50 nm.
(9) The materials of the buried ground layer 103 and the surface active layer 105 may be Si, Ge, or other compound semiconductors, for example, SiC, GaAs, InAs or InP. The thickness of the buried ground layer 103 may be 5 nm-30 nm, and the thickness of the surface active layer 105 may be 5 nm-50 nm.
(10) Particularly, step S101 is further comprised of forming an isolation region in the substrate 100, for example, a shallow trench isolation (STI) structure 120, so as to electrically isolate consecutive semiconductor devices. As shown in
(11) With reference to
(12) Next, step S103 is implemented to form a gate stack, sidewall spacers 230, a drain region 310 and a source region 320 on the substrate 100.
(13) Firstly, as shown in
(14) In some other embodiments of the present invention, Gate Last process may be used as well; in this case, the gate stack comprises a gate 220 (which is a dummy gate in this case) and a gate dielectric layer 210 for carrying said gate. The gate 220 (which is a dummy gate in this case) is formed on the gate dielectric layer 210 through depositing, for example, poly Si, poly SiGe, amorphous Si, doped or undoped SiO.sub.2, Si.sub.3N.sub.4, SiO.sub.xN.sub.y, SiC and even a metal; the thickness of the gate 220 may be 10 nm-80 nm. Optionally, aforesaid process may further comprise forming a cap layer on the gate 220 (which is a dummy gate in this case) through depositing Si.sub.3N.sub.4, SiO.sub.2, SiO.sub.xN.sub.y, SiC or combinations thereof, for purposes of protecting the head region of the dummy gate 220 and preventing the head region of the gate 220 (which is a dummy gate in this case) from reacting with metal layers deposited for formation of contact layers in subsequent steps. In another embodiment of Gate Last process, a gate stack may be formed without a gate dielectric layer 210 at first; instead, at the subsequent processing steps, a gate dielectric layer 210 may be formed after removal of the dummy gate yet prior to filling the work function metal layer.
(15) Next, as shown in
(16) As shown in
(17) With reference to
(18) With reference to
(19) Next, with reference to
(20) The manufacturing of the semiconductor structure is completed according to steps of conventional process for manufacturing semiconductors; for example, forming a metal silicide on the source/drain regions; depositing an interlayer dielectric layer to cover the source/drain regions and the gate stack; etching the interlayer dielectric layer to expose the source/drain regions so as to form contact vias; filling the contact vias with metal; and forming multiple metal interconnecting layers in subsequent processes and steps. Alternatively, in a Gate Replacement process, steps like removing a dummy gate to form a metal gate may be implemented as well.
(21) The present invention further provides a semiconductor structure, which comprises a substrate 100, a gate stack, sidewall spacers 230, a drain region 310, a source region 320 and a buried ground layer contact plug 510, as shown in
(22) Although the exemplary embodiments and their advantages have been described at length herein, it should be understood that various alternations, substitutions and modifications may be made to the embodiments without departing from the spirit of the present invention and the scope as defined by the appended claims. As for other examples, it may be easily appreciated by a person of ordinary skill in the art that the order of the process steps may be changed without departing from the scope of the present invention.
(23) In addition, the scope, to which the present invention is applied, is not limited to the process, mechanism, manufacture, material composition, means, methods and steps described in the specific embodiments in the specification. According to the disclosure of the present invention, a person of ordinary skill in the art should readily appreciate from the disclosure of the present invention that the process, mechanism, manufacture, material composition, means, methods and steps currently existing or to be developed in future, which perform substantially the same functions or achieve substantially the same as that in the corresponding embodiments described in the present invention, may be applied according to the present invention. Therefore, it is intended that the scope of the appended claims of the present invention includes these process, mechanism, manufacture, material composition, means, methods or steps.