Semiconductor package structure
11621211 ยท 2023-04-04
Assignee
Inventors
- Ya-Jui Hsieh (Hsinchu, TW)
- Chia-Hao Hsu (Hsinchu, TW)
- Tai-Yu Chen (Hsinchu, TW)
- Yao-Pang Hsu (Hsinchu, TW)
Cpc classification
H01L23/373
ELECTRICITY
H01L2224/29294
ELECTRICITY
H01L23/36
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/293
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/291
ELECTRICITY
H01L2224/29294
ELECTRICITY
H01L2224/293
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/29191
ELECTRICITY
H01L2224/0345
ELECTRICITY
H01L23/42
ELECTRICITY
H01L2224/32227
ELECTRICITY
H01L2924/1816
ELECTRICITY
H01L2224/0345
ELECTRICITY
H01L2224/04026
ELECTRICITY
H01L2224/291
ELECTRICITY
H01L2224/16227
ELECTRICITY
International classification
Abstract
A semiconductor package structure is provided. The semiconductor package structure includes a substrate, a semiconductor die, a molding material, a first bonding layer, and a thermal interface material. The semiconductor die is disposed over the substrate. The molding material surrounds the semiconductor die. The first bonding layer is disposed over the semiconductor die. The thermal interface material is disposed over the molding material.
Claims
1. A semiconductor package structure, comprising: a substrate; a semiconductor die disposed over the substrate; a molding material surrounding the semiconductor die; a first bonding layer disposed over the semiconductor die, wherein the first bonding layer comprises a solder; a thermal interface material disposed over the molding material; and a metal layer disposed between the first bonding layer and the semiconductor die, wherein the metal layer contacts the semiconductor die.
2. The semiconductor package structure as claimed in claim 1, further comprising a heatsink disposed over the first bonding layer.
3. The semiconductor package structure as claimed in claim 2, wherein the thermal interface material connects the molding material and the heatsink.
4. The semiconductor package structure as claimed in claim 1, wherein the thermal interface material is adhesive.
5. The semiconductor package structure as claimed in claim 1, wherein the thermal interface material surrounds the first bonding layer.
6. The semiconductor package structure as claimed in claim 5, wherein the thermal interface material and the first bonding layer are spaced apart by a gap.
7. The semiconductor package structure as claimed in claim 1, wherein the thermal interface material is cut off by a gap.
8. The semiconductor package structure as claimed in claim 1, wherein the thermal interface material is cut off by a plurality of gaps.
9. The semiconductor package structure as claimed in claim 1, further comprising a conductive element disposed between the semiconductor die and the substrate.
10. The semiconductor package structure as claimed in claim 1, further comprising a second heatsink disposed below the substrate, wherein the second heatsink is bonded onto the substrate through a second bonding layer.
11. The semiconductor package structure as claimed in claim 10, wherein the first bonding layer has a melting point lower than the second bonding layer.
12. The semiconductor package structure as claimed in claim 11, wherein the first bonding layer comprises SnBi, SnBiAg, or a combination thereof.
13. A semiconductor package structure, comprising: a substrate; a semiconductor die disposed over the substrate; a molding material surrounding the semiconductor die; a metal layer disposed over the semiconductor die; a solder layer disposed over the metal layer; and a thermal interface material disposed over the molding material, wherein the metal layer contacts the semiconductor die.
14. The semiconductor package structure as claimed in claim 13, further comprising a heatsink disposed over the solder layer.
15. The semiconductor package structure as claimed in claim 13, wherein the thermal interface material partially surrounds the metal layer and the solder layer.
16. The semiconductor package structure as claimed in claim 13, wherein the thermal interface material is spaced apart from the metal layer and the solder layer by a gap.
17. The semiconductor package structure as claimed in claim 13, wherein the thermal interface material is thicker than the metal layer and thicker than the solder layer.
18. The semiconductor package structure as claimed in claim 13, wherein a sidewall of the thermal interface material is aligned with a sidewall of the molding material.
19. A semiconductor package structure, comprising: a substrate; a semiconductor die disposed over the substrate; a bonding layer disposed over the semiconductor die; a molding material surrounding the semiconductor die; and a thermal interface material disposed over the molding material and surrounding the bonding layer on at least three sides of the bonding layer, wherein the thermal interface material and the bonding layer are spaced apart by a gap, and a metal layer disposed between the bonding layer and the semiconductor die, wherein the bonding layer comprises a solder, and wherein the metal layer contacts the semiconductor die.
20. The semiconductor package structure as claimed in claim 19, further comprising a heatsink disposed over the thermal interface material.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The present invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION OF THE INVENTION
(8) The following description is of the best-contemplated mode of carrying out the invention. This description is made for the purpose of illustrating the general principles of the invention and should not be taken in a limiting sense. The scope of the invention is determined by reference to the appended claims.
(9) The present invention is described with respect to particular embodiments and with reference to certain drawings, but the invention is not limited thereto and is only limited by the claims. The drawings described are only schematic and are non-limiting. In the drawings, the size of some of the elements may be exaggerated for illustrative purposes and not drawn to scale. The dimensions and the relative dimensions do not correspond to actual dimensions in the practice of the invention.
(10)
(11) As illustrated in
(12) The semiconductor package structure 100 may include a semiconductor die 106 disposed over the substrate 102. For the sake of simplicity,
(13) The semiconductor package structure 100 includes a molding material 108 surrounding the semiconductor die 106, in accordance with some embodiments. The molding material 108 may adjoin the sidewalls of the semiconductor die 106. Although the upper surface of the semiconductor die 106 is exposed as illustrated, the upper surface of the semiconductor die 106 may also be covered by the molding material 108.
(14) In some embodiments, the molding material 108 includes a nonconductive material such as an epoxy, a resin, a moldable polymer, or another suitable molding material. In some embodiments, the molding material 108 is applied as a substantial liquid, and then is cured through a chemical reaction. In some other embodiments, the molding material 108 is an ultraviolet (UV) or thermally cured polymer applied as a gel or malleable solid, and then is cured through a UV or thermal curing process. The molding material 108 may be cured with a mold (not illustrated).
(15) As illustrated in
(16) As illustrated in
(17) However, side effects may occur when only using the thermal interface material 120 to connect the heatsink 122 and the semiconductor die 106, in some embodiments. Typically, the thermal interface material 120 with high viscosity has low thermal conductivity. Therefore, the thermal interface material 120 may be the thermal bottleneck between the semiconductor die 106 and the heatsink 122. Therefore, the present disclosure provides another embodiment to solve the above problem.
(18)
(19) Additional features can be added to the semiconductor package structure 200. Some of the features described below can be replaced or eliminated for different embodiments. To simplify the diagram, only a portion of the semiconductor package structure 200 is depicted in
(20) As illustrated in
(21) Although the semiconductor die 106 is coplanar with the molding material 108 as illustrated, the present disclosure is not limit thereto. For example, in some embodiments, the molding material 108 is formed after the formation of the metal layer 124, and the molding material 108 also surrounds the metal layer 124. In these embodiments, the molding material 108 is coplanar with the metal layer 124.
(22) As illustrated in
(23) However, if only the bonding layer 126 is used to bond the heatsink 122 to the semiconductor die 106, the stress may be high. In this case, the bonding layer 126 may fragile during the sequential process, such as surface mount technology (SMT), thereby causing yield loss. Therefore, the semiconductor package structure 200 according to the present disclosure includes both of the thermal interface material 120 and the bonding layer 126, thereby improving the heat-dissipation efficiency without increasing stress, which is preferred for high-power applications. As a result, thermal performance, manufacturability and the reliability can be enhanced at the same time.
(24) As illustrated in
(25) In some embodiments, the thermal interface material 120 is spaced apart from the metal layer 124 and the bonding layer 126 by a gap to prevent the issues caused by the different coefficients of thermal expansion (CTE) of the thermal interface material 120 and the metal layer 124 and the bonding layer 126. As a result, the reliability of the semiconductor package structure can be improved.
(26) In some embodiments, the thermal interface material 120 is thicker than the metal layer 124 and is thicker than the bonding layer 126 to provide a planar surface for bonding the heatsink 122 thereon. Alternatively, as described above, in some other embodiments, the molding material 108 is coplanar with the metal layer 124. In these embodiments, the thickness of the thermal interface material 120 may be substantially equal to the thickness of the bonding layer 126 to provide a planar surface for bonding the heatsink 122 thereon.
(27)
(28) As illustrated in
(29) In some embodiments, the thermal interface material 120 is spaced apart from the metal layer 124 and the bonding layer 126 by a gap to prevent the issues caused by the different coefficients of thermal expansion (CTE) of the thermal interface material 120 and the metal layer 124 and the bonding layer 126. As a result, the reliability of the semiconductor package structure can be improved.
(30) As illustrated in
(31) Although only one gap 132 is illustrated in
(32) In some embodiments, instead of being cut off by gaps, the thermal interface material 120 has a notch (not illustrated) to release the gas. In other embodiments, the thermal interface material 120 is cut off by one or more gaps 132 and/or has one or more notches.
(33)
(34)
(35) As illustrated in
(36) In some embodiments, the thermal interface material 120 is spaced apart from the metal layer 124 and the bonding layer 126 by a gap to prevent the issues caused by the different coefficients of thermal expansion (CTE) of the thermal interface material 120 and the metal layer 124 and the bonding layer 126. As a result, the reliability of the semiconductor package structure can be improved.
(37) As illustrated in
(38) Although only one gap 132 is illustrated in
(39) In some embodiments, instead of being cut off by gaps, the thermal interface material 120 has a notch (not illustrated) to release the gas. In other embodiments, the thermal interface material 120 is cut off by one or more gaps 132 and/or has one or more notches.
(40)
(41) As illustrated in
(42) In an embodiment, the heatsink 130 is bonded before bonding the heatsink 122. In this embodiment, if the temperature of bonding the heatsink 122 is higher than or substantially equal to the melting point of the bonding layer 128, the bonding layer 128 will melt and cause the heatsink 130 to fall off during the process such as reflow. In this regard, the bonding layer 126 having a melting point lower than the bonding layer 128 can prevent this issue, in accordance with some embodiments. For example, the bonding layer 126 may include SnBi, SnBiAg, the like, or a combination thereof.
(43) Similarly, the composition of the bonding layers may be adjusted based on the process sequence. For example, if the heatsink 122 is bonded before bonding the heatsink 130, the bonding layer 128 used for bonding the heatsink 130 may have a melting point lower than the bonding layer 126 used for bonding the heatsink 122. Therefore, the reliability of the semiconductor package structure 400 can be improved.
(44) In summary, the present disclosure provides a semiconductor package structure including the bonding layer and the thermal interface material, which are used to bond the heatsink onto the substrate, so that the heat-dissipation efficiency can be improved without increasing the stress. Therefore, thermal performance, manufacturability and the reliability of the semiconductor package structure can be enhanced at the same time.
(45) Furthermore, according to some embodiments, the thermal interface material and the bonding layer are spaced apart by a gap to prevent the CTE mismatch. In addition, according to some embodiments, the thermal interface material cut off by one or more gaps and/or the thermal interface material having one or more notches can release the gas generated during the manufacturing process.
(46) Moreover, in some embodiments, the semiconductor package structure has a plurality of heatsinks on opposite sides to further improve the heat-dissipation efficiency. In the embodiment where the heatsink is bonded onto the semiconductor die after the other heatsink is bonded onto the substrate, the bonding layer for the former may has a melting point lower than the bonding layer for latter. Therefore, the risk of the heatsink falling off during the process can be reduced, thereby improving the reliability of the semiconductor package structure.
(47) Many variations and/or modifications can be made to embodiments of the disclosure. The semiconductor package structures in accordance with some embodiments of the disclosure can be used to form a three-dimensional (3D) package, a 2.5D package, a fan-out package, or another suitable package.
(48) While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.