H01L21/02672

Method for manufacturing a single-grained semiconductor nanowire
11594414 · 2023-02-28 · ·

A method of manufacturing a semiconductor nanowire semiconductor device is described. The method includes forming an amorphous channel material layer on a substrate, patterning the channel material layer to form semiconductor nanowires extending in a lateral direction on the substrate, and forming a cover layer covering an upper of the semiconductor nanowire. The cover layer and the nanowire are patterned to form a trench exposing a side section of an one end of the semiconductor nanowire and a catalyst material layer is formed in contact with a side surface of the semiconductor nanowire, and metal induced crystallization (MIC) by heat treatment is performed to crystallize the semiconductor nanowire in a length direction of the nanowire from the one end of the semiconductor nanowire in contact with the catalyst material.

SEMICONDUCTOR STRUCTURE AND METHODS FOR CRYSTALLIZING METAL OXIDE SEMICONDUCTOR LAYER
20180006157 · 2018-01-04 ·

The present invention provides two methods for crystallizing a metal oxide semiconductor layer and a semiconductor structure. The first crystallization method is treating an amorphous metal oxide semiconductor layer including indium with oxygen at a pressure of about 550 mtorr to about 5000 mtorr and at a temperature of about 200° C. to about 750° C. The second crystallization method is, firstly, sequentially forming a first amorphous metal oxide semiconductor layer, an aluminum layer, and a second amorphous metal oxide semiconductor layer on a substrate, and, secondly, treating the first amorphous metal oxide semiconductor layer, the aluminum layer, and the second amorphous metal oxide semiconductor layer with an inert gas at a temperature of about 350° C. to about 650° C.

Method of manufacturing thin film transistor and display device including polishing capping layer coplanar with active layer

A thin film transistor includes an active layer including a first portion having a first thickness and a second portion having a second thickness greater than the first thickness, a capping layer filling a thickness difference between the first portion and the second portion and arranged on the first portion, a gate insulating layer arranged on the capping layer, a gate electrode on the active layer, wherein the gate insulating layer and the capping layer are disposed between the gate electrode and the active layer, and a source electrode and a drain electrode connected to the active layer.

Method of fabricating thin, crystalline silicon film and thin film transistors
11562903 · 2023-01-24 ·

A method of producing a reduced-defect density crystalline silicon film includes forming a first intrinsic silicon film on a substrate, forming a doped film including silicon or germanium on the first intrinsic silicon film, forming a second intrinsic silicon film on the doped film, and annealing to crystallize the doped film, the second intrinsic silicon film, and the first intrinsic silicon, wherein each film is amorphous at formation, wherein crystallization initiates within the doped film. A method of forming a thin film transistor includes forming an active layer in the crystallized second intrinsic silicon layer by doping the crystallized second intrinsic silicon layer in selected areas to form source and drain regions separated by a channel portion, forming a gate insulator layer on the crystallized second intrinsic silicon layer, and forming a gate electrode pattern over the gate insulator layer.

Vertical nanowire semiconductor device and manufacturing method therefor
11699588 · 2023-07-11 · ·

A vertical nanowire semiconductor device manufactured by a method of manufacturing a vertical nanowire semiconductor device is provided. The vertical nanowire semiconductor device includes a substrate, a first conductive layer in a source or drain area formed above the substrate, a semiconductor nanowire of a channel area vertically upright with respect to the substrate on the first conductive layer, wherein a crystal structure thereof is grown in <111> orientation, a second conductive layer of a drain or source area provided on the top of the semiconductor nanowire, a metal layer on the second conductive layer, a NiSi.sub.2 contact layer between the second conductive layer and the metal layer, a gate surrounding the channel area of the vertical nanowire, and a gate insulating layer located between the channel area and the gate.

Film forming method and film forming apparatus

A film forming method includes: forming a laminated film, in which an interface layer, a bulk layer, and a surface layer are laminated in this order, on a base; and crystallizing the laminated film, wherein the bulk layer is formed of a film that is easier to crystallize than the interface layer in crystallizing the laminated film, and wherein the surface layer is formed of a film that is easier to crystallize than the bulk layer in crystallizing the laminated film.

METHOD OF FORMING CONDUCTIVE MEMBER AND METHOD OF FORMING CHANNEL
20230086545 · 2023-03-23 ·

A method of forming conductive member includes: forming, on substrate, first portion containing first element constituting the conductive member to be obtained and second element causing eutectic reaction with the first element, and second portion containing third element constituting intermetallic compound with the second element; crystallizing primary crystals of the first element by adjusting temperature of the substrate after bringing the first portion into liquid phase state; growing crystal grains of the first element by diffusing the second element from the first portion into the second portion to increase ratio of the first element in crystal state to the first and second elements in the liquid phase state in the first portion while maintaining the temperature of the substrate at the same temperature; and turning the first portion, after completing diffusion of the second element into the second portion, into the conductive member having crystal grains of the first element.

Semiconductor devices

A semiconductor device includes a substrate and a semiconductor layer. The substrate includes a planar portion and a plurality of pillars on a periphery of the planar portion. The pillars are shaped as rectangular columns, and corners of two of the pillars at the same side of the planar portion are aligned in a horizontal direction or a direction perpendicular to the horizontal direction. The semiconductor layer is disposed over the planar portion and between the pillars.

Low temperature polycrystalline semiconductor device and manufacturing method thereof
11631752 · 2023-04-18 · ·

A semiconductor device include a substrate, a buffer layer formed on the substrate, a channel layer formed by an intrinsic polycrystalline silicon layer on the buffer layer, polycrystalline source and drain by non-intrinsic silicon formed on both sides of the polycrystalline silicon layer, a source electrode and a drain electrode formed on the polycrystalline source and the drain, a gate electrode corresponding to the channel layer, and an NiSi.sub.2 contact layer located between the source and the source electrode and between the drain and the drain electrode.

LOW-TEMPERATURE DIRECT GROWTH METHOD OF MULTILAYER GRAPHENE, PELLICLE FOR EXTREME ULTRAVIOLET LITHOGRAPHY USING THE SAME, AND METHOD FOR MANUFACTURING THE PELLICLE

This application relates to a pellicle for extreme ultraviolet lithography and a manufacturing method thereof using the low-temperature direct growth method of multilayer graphene. In one aspect, the method includes forming an etch stopper on a substrate, forming a seed layer on the etch stopper, the seed layer including at least one of amorphous boron, BN, BCN, B.sub.4C, or Me-X (Me is at least one of Si, Ti, Mo, or Zr, and X is at least one of B, C, or N). The method may also include forming a metal catalyst layer on the seed layer; forming an amorphous carbon layer on the metal catalyst layer, and directly growing multilayer graphene on the seed layer through interlayer exchange between the metal catalyst layer and the amorphous carbon layer by performing a low-temperature heat treatment at 450° C. to 600° C.