Patent classifications
H01L21/2205
HIGH-VOLTAGE ISOLATION SEMICONDUCTOR DEVICE AND METHOD OF MAKING THE SAME
A high-voltage isolation semiconductor device and a method for manufacturing the same. The method includes providing a first conductivity type substrate of a substrate layer; performing first conductivity type ion implantation by means of first implantation energy to form a first conductivity type buried layer part A; performing first conductivity type ion implantation by means of second implantation energy to form a first conductivity type buried layer part B primary structure, wherein the first implantation energy is greater than the second implantation energy; growing a second conductivity type epitaxial layer on the first conductivity type substrate, wherein the first conductivity type buried layer part B primary structure extends into the second conductivity type epitaxial layer to form a first conductivity type buried layer part B; and forming a first conductivity type well region by means of first conductivity type ion implantation.
ARSENIC DIFFUSION PROFILE ENGINEERING FOR TRANSISTORS
Embodiments of the present disclosure relate to methods for forming a source/drain extension. In one embodiment, a method for forming an nMOS device includes forming a gate electrode and a gate spacer over a first portion of a semiconductor fin, removing a second portion of the semiconductor fin to expose a side wall and a bottom, forming a silicon arsenide (Si:As) layer on the side wall and the bottom, and forming a source/drain region on the Si:As layer. During the deposition of the Si:As layer and the formation of the source/drain region, the arsenic dopant diffuses from the Si:As layer into a third portion of the semiconductor fin located below the gate spacer, and the third portion becomes a doped source/drain extension region. By utilizing the Si:As layer, the doping of the source/drain extension region is controlled, leading to reduced contact resistance while reducing dopants diffusing into the channel region.
Solar cell and solar cell module
A solar cell includes: a semiconductor substrate which includes a first principal surface and a second principal surface; a first semiconductor layer of the first conductivity type disposed above the first principal surface; and a second semiconductor layer of a second conductivity type disposed below the second principal surface. The semiconductor substrate includes: a first impurity region of the first conductivity type; a second impurity region of the first conductivity type disposed between the first impurity region and the first semiconductor layer; and a third impurity region of the first conductivity type disposed between the first impurity region and the second semiconductor layer. A concentration of an impurity in the second impurity region is higher than a concentration of the impurity in the third impurity region, and the concentration of the impurity in the third impurity region is higher than a concentration of the impurity in the first impurity region.
WAFER EVALUATION METHOD
An embodiment provides an epitaxial water evaluation method comprising the steps of: cutting a wafer into a first specimen and a second specimen; growing and thermally treating epitaxial layers of the first and second specimens under different conditions; and measuring the diffusion distance of a dopant in each of the epitaxial layers of the first and second specimens.
BIPOLAR TRANSISTOR AND MANUFACTURING METHOD
A bipolar transistor includes a collector region having a first doped portion located in a substrate and a second doped portion covering and in contact with an area of the first doped portion. The collector region has a doping profile having a peak in the first portion and a decrease from this peak up to in the second portion.
Wafer evaluation method
An embodiment provides an epitaxial water evaluation method comprising the steps of: cutting a wafer into a first specimen and a second specimen; growing and thermally treating epitaxial layers of the first and second specimens under different conditions; and measuring the diffusion distance of a dopant in each of the epitaxial layers of the first and second specimens.
Bipolar transistor and manufacturing method
A bipolar transistor includes a collector region having a first doped portion located in a substrate and a second doped portion covering and in contact with an area of the first doped portion. The collector region has a doping profile having a peak in the first portion and a decrease from this peak up to in the second portion.
Virtual wafer techniques for fabricating semiconductor devices
A method of fabricating semiconductor devices including epitaxially depositing a heavily doped substrate layer that is substantially free of crystalline defects on a lightly doped virtual substrate. The device regions of the semiconductor devices can be fabricated about the heavily doped substrate layer before the lightly doped virtual substrate is removed.
Semiconductor device source/drain region with arsenic-containing barrier region
The present disclosure relates generally to an epitaxy scheme for forming source/drain regions in a semiconductor device, such as an n-channel device. In an example, a method of manufacturing a semiconductor device includes forming an active area on a substrate. The active area includes a source/drain region. The formation of the source/drain region includes forming a barrier region along a bottom surface and side surface of a recess in the active area. The barrier region includes arsenic having a first dopant concentration. The formation of the source/drain region further includes forming an epitaxial material on the barrier region in the recess. The epitaxial material includes phosphorous having a second dopant concentration.
Method of producing differently doped zones in a silicon substrate, in particular for a solar cell
What is proposed is a method of producing at least two differently heavily doped subzones (3, 5) predominantly doped with a first dopant type in a silicon substrate (1), in particular for a solar cell. The method comprises: covering at least a first subzone (3) of the silicon substrate (1) in which a heavier doping with the first dopant type is to be produced with a doping layer (7) of borosilicate glass, wherein at least a second subzone (5) of the silicon substrate (1) in which a lighter doping with the first dopant type is to be produced is not covered with the doping layer (7), and wherein boron as a dopant of a second dopant type differing from the first dopant type and oppositely polarized with respect to the same is included in the layer (7), and; heating the such prepared silicon substrate (1) to temperatures above 300 C., preferably above 900 C., in a furnace in an atmosphere containing significant quantities of the first dopant type. Additionally, at least a third doped subzone (15) doped with the second dopant type may be produced by the method additionally comprising, prior to the heating, a covering of the doping layer (7), above the third doped subzone (15) to be produced, with a further layer (17) acting as a diffusion barrier for the first dopant type. The method uses the observation that a borosilicate glass layer seems to promote an in-diffusion of phosphorus from a gas atmosphere and may substantially facilitate a manufacturing for example of solar cells, in particular back contact solar cells.