Patent classifications
H01L21/30608
Semiconductor device and method of manufacturing the same
A semiconductor device and a method of manufacturing the same are disclosed. The semiconductor device includes semiconductor wires disposed over a substrate, a source/drain epitaxial layer in contact with the semiconductor wires, a gate dielectric layer disposed on and wrapping around each channel region of the semiconductor wires, a gate electrode layer disposed on the gate dielectric layer and wrapping around the each channel region, and dielectric spacers disposed in recesses formed toward the source/drain epitaxial layer.
Method for forming trenches
A method is provided for forming at least one trench to be filled with an isolating material to form an isolating trench, in a substrate based on a semiconductor material, the method including at least the following successive steps: providing a stack including at least the substrate, a first hard mask layer, and a second hard mask layer; making at least a first opening and a second opening, by carrying out isotropic etchings; performing a third, anisotropic, etching of the substrate in line with the second opening, so as to obtain the at least one trench; performing a fourth, isotropic, etching of the first layer so as to enlarge the first opening and obtain a first enlarged opening; and performing a fifth, anisotropic, etching so as to simultaneously enlarge the second opening and increase a depth of the at least one trench.
METHOD FOR ETCHING SUBSTRATES COMPRISING A THIN SURFACE LAYER, FOR IMPROVING THE UNIFORMITY OF THICKNESS OF SAID LAYER
A method for etching a main surface of a thin layer of a substrate, which comprises immersing the substrate n an etching bath so as to expose the main surface to an etching agent, the substrate being oriented relative to the bath such that: —when it is introduced into the bath, the main surface is gradually immersed from an initial introduction point (PII) to an end introduction point (PFI), at an introduction speed, and —when it exits the bath, the main surface gradually emerges from an initial exit point (PIS) to an end exit point (PFS), at an exit speed, the method being characterized in that: —the introduction speed is chosen in such a way as to etch the main surface according to a first non-uniform profile between the initial introduction point (PII) and the end introduction point (PFI), and/or —the exit speed is chosen in such a way as to etch the main surface according to a second non-uniform profile between the initial exit point (PIS) and the end exit point (PFS), in order to compensate for non-uniformities in the thickness of the thin layer.
Semiconductor device and method of manufacturing the same
A semiconductor device and a method of manufacturing the same are disclosed. The semiconductor device includes semiconductor wires disposed over a substrate, a source/drain epitaxial layer in contact with the semiconductor wires, a gate dielectric layer disposed on and wrapping around each channel region of the semiconductor wires, a gate electrode layer disposed on the gate dielectric layer and wrapping around the each channel region, and dielectric spacers disposed in recesses formed toward the source/drain epitaxial layer.
STANDARD SAMPLE AND MANUFACTURING METHOD THEREOF
A substrate (101) is etched by etching processing with crystal anisotropy, thereby forming a recess (104) from the main surface of the substrate (101) to the inside of the substrate (101). A side surface (105) is almost a (111) plane, and the etching hardly progresses. As a result, a cross section of the recess (104) perpendicular to the longitudinal direction has a rectangular shape. Since an opening (103) of a mask pattern (102) has a rectangular shape in a planar view, the opening of the recess (104) has a rectangular shape in a planar view, and the recess (104) is formed into, for example, a rectangular parallelepiped shape. The recess (104) includes a side surface (105) that forms one plane perpendicular to the main surface of the substrate (101). The side surface (105) is a facet surface and is a tilting surface tilted from the (111) plane.
SEMICONDUCTOR STRUCTURE AND METHOD FOR FABRICATING SAME
Embodiments relate to a semiconductor structure and a method for fabricating the same. The method includes: providing a substrate, a first trench being formed in the substrate; forming a protective layer in the first trench, the protective layer covering a side wall and a bottom of the first trench; etching the protective layer and the substrate at the bottom of the first trench to form second trenches; forming a passivation layer at a bottom of each of the second trenches; and etching a side wall of each of the second trenches to form a groove, and forming a dielectric layer in the groove. The method can eliminate a process of forming a bit line contact structure, thereby reducing resistance of a bit line and simplifying fabrication processes of the bit line.
SEMICONDUCTOR DEVICES AND METHODS OF MANUFACTURING THEREOF
A method for fabricating a semiconductor device includes forming a fin structure that includes a plurality of semiconductor channel layers alternatively spaced apart from one another with a plurality of semiconductor sacrificial layers. The method further includes forming a semiconductor cladding layer extending along sidewalls of the fin structure. The method further includes patterning the semiconductor cladding layer to have a top surface with a highest point and a lowest point by performing at least one sequential combination of a first etching process and a second etching process. A vertical difference between the highest point and the lowest point is less than 3 nanometers.
Moisture governed growth method of atomic layer ribbons and nanoribbons of transition metal dichalcogenides
A method of making an atomic layer nanoribbon that includes forming a double atomic layer ribbon having a first monolayer and a second monolayer on a surface of the first monolayer, wherein the first monolayer and the second monolayer each contains a transition metal dichalcogenide material, oxidizing at least a portion of the first monolayer to provide an oxidized portion, and removing the oxidized portion to provide an atomic layer nanoribbon of the transition metal dichalcogenide material. Also provided are double atomic layer ribbons, double atomic layer nanoribbons, and single atomic layer nanoribbons prepared according to the method.
Methods for Forming Stacked Layers and Devices Formed Thereof
A method includes etching a semiconductor substrate to form a trench, with the semiconductor substrate having a sidewall facing the trench, and depositing a first semiconductor layer extending into the trench. The first semiconductor layer includes a first bottom portion at a bottom of the trench, and a first sidewall portion on the sidewall of the semiconductor substrate. The first sidewall portion is removed to reveal the sidewall of the semiconductor substrate. The method further includes depositing a second semiconductor layer extending into the trench, with the second semiconductor layer having a second bottom portion over the first bottom portion, and a second sidewall portion contacting the sidewall of the semiconductor substrate. The second sidewall portion is removed to reveal the sidewall of the semiconductor substrate.
Techniques for revealing a backside of an integrated circuit device, and associated configurations
Embodiments of the present disclosure describe techniques for revealing a backside of an integrated circuit (IC) device, and associated configurations. The IC device may include a plurality of fins formed on a semiconductor substrate (e.g., silicon substrate), and an isolation oxide may be disposed between the fins along the backside of the IC device. A portion of the semiconductor substrate may be removed to leave a remaining portion. The remaining portion may be removed by chemical mechanical planarization (CMP) using a selective slurry to reveal the backside of the IC device. Other embodiments may be described and/or claimed.