H01L21/30604

Method for Producing a Buried Interconnect Rail of an Integrated Circuit Chip
20230046117 · 2023-02-16 ·

A method includes forming a trench in a semiconductor layer of a device wafer and depositing a liner on the trench sidewalls. The liner is removed from the trench bottom, and the trench is deepened anisotropically to form an extension fully along the trench, or locally by applying a mask. The semiconductor material is removed outwardly from the extension by etching to create a cavity wider than the trench and below the liner. A space formed by the trench and cavity is filled with electrically conductive material to form a buried interconnect rail comprising a narrow portion in the trench and a wider portion in the cavity. The wider portion can be contacted by a TSV connection, enabling a contact area between the connection and buried rail. The etching forms a wider rail portion at a location remote from active devices formed on the front surface of the semiconductor layer.

A METHOD FOR MANUFACTURING A SEMICONDUCTOR SUPER-JUNCTION DEVICE
20230052749 · 2023-02-16 ·

Disclosed is a method for manufacturing a semiconductor super-junction device. The method includes: a gate is firstly formed in a gate region of a first trench, then an n-type epitaxial layer is etched with a hard mask layer and an insulating side wall covering a side wall of the gate as masks, and a second trench is formed in the n-type epitaxial layer, and then a p-type column is formed in the first trench and the second trench.

PROCESSING CONDITION SPECIFYING METHOD, SUBSTRATE PROCESSING METHOD, SUBSTRATE PRODUCT PRODUCTION METHOD, COMPUTER PROGRAM, STORAGE MEDIUM, PROCESSING CONDITION SPECIFYING DEVICE, AND SUBSTRATE PROCESSING APPARATUS
20230053059 · 2023-02-16 ·

A processing condition specifying method that includes Steps S31, S32, and S33. In Step S31, a prediction thickness information piece containing prediction values of thicknesses after processing on the substrate W is calculated for each of a plurality of recipe information pieces based on measurement thickness information containing measurement values of thicknesses of the substrate W. In Step S32, the prediction thickness information pieces each calculated for a corresponding one of the recipe information pieces are evaluated according to a prescribed evaluation method and a prediction thickness information piece is selected from among the prediction thickness information pieces. In Step S33, a recipe information piece corresponding to the selected prediction thickness information piece is specified. The measurement values contained in the measurement thickness information indicate a thickness of the substrate W measured before processing on the substrate W.

A METHOD FOR MANUFACTURING A SEMICONDUCTOR SUPER-JUNCTION DEVICE
20230052416 · 2023-02-16 ·

Disclosed is a method for manufacturing a semiconductor super-junction device. The method includes: a p-type column is formed through an epitaxial process, and then a gate is formed in a self-alignment manner.

FILM DEPOSITION AND TREATMENT PROCESS FOR SEMICONDUCTOR DEVICES

The present disclosure describes a semiconductor device that includes nanostructures on a substrate and a source/drain region in contact with the nanostructures. The source/drain region includes (i) a first epitaxial structure embedded in the substrate; (ii) a nitride layer on the first epitaxial structure; and a second epitaxial structure on the first epitaxial structure. The semiconductor device also includes a gate structure formed on the nanostructures.

Semiconductor device and method

In an embodiment, a device includes: a first nanostructure over a substrate, the first nanostructure including a channel region and a first lightly doped source/drain (LDD) region, the first LDD region adjacent the channel region; a first epitaxial source/drain region wrapped around four sides of the first LDD region; an interlayer dielectric (ILD) layer over the first epitaxial source/drain region; a source/drain contact extending through the ILD layer, the source/drain contact wrapped around four sides of the first epitaxial source/drain region; and a gate stack adjacent the source/drain contact and the first epitaxial source/drain region, the gate stack wrapped around four sides of the channel region.

Semiconductor device with tunable epitaxy structures and method of forming the same

Semiconductor device and the manufacturing method thereof are disclosed herein. An exemplary method comprises forming first and second semiconductor fins in first and second regions of a substrate, respectively; forming first and second dummy gate stacks over the first and second semiconductor fins, respectively, and forming a spacer layer over the first and the second dummy gate stacks; forming a first pattern layer with a thickness along the spacer layer in the first region; form a first source/drain (S/D) trench along the first pattern layer and epitaxially growing a first epitaxial feature therein; removing the first pattern layer to expose the spacer layer; forming a second pattern layer with a different thickness along the spacer layer in the second region; form a second S/D trench along the second pattern layer and epitaxially growing a second epitaxial feature therein; and removing the second pattern layer to expose the spacer layer.

Semiconductor structure and forming method thereof
11581219 · 2023-02-14 · ·

The present disclosure relates to the field of semiconductor packaging processes, and provides a semiconductor structure and a forming method thereof. The forming method includes: providing a semiconductor substrate, where a surface of the semiconductor substrate is provided with an exposed conductive structure; forming a passivation layer on the surface of the semiconductor substrate and a surface of the exposed conductive structure; etching the passivation layer to form a recess, where a bottom of the recess exposes one end of the conductive structure; forming an adhesion layer on a surface of the recess; and etching to form a hole in the bottom of the recess.

Etching method and etching apparatus

An etching method is provided. In the etching method, a protective film-forming gas including an amine gas is supplied to a substrate having a surface on which a first film and a second film are formed, the first film and the second film having respective properties of being etched by an etching gas, and a protective film is formed to cover the first film such that the first film is selectively protected between the first film and the second film when the etching gas is supplied. Further, the second film is selectively etched by supplying the etching gas to the substrate after the protective film is formed.

Electrochemical imprinting of micro- and nano-structures in porous silicon, silicon, and other semiconductors

An imprinting platform including a noble metal catalyst, a semiconductor substrate, and a pre-patterned polymer stamp, where the catalyst is attached to the stamp, and related methods and articles.