Patent classifications
H01L21/76264
SUBSTRATE AND METHOD FOR MONOLITHIC INTEGRATION OF ELECTRONIC AND OPTOELECTRONIC DEVICES
The invention relates to a silicon-based multifunction substrate. The silicon-based multifunction substrate comprises bulk silicon regions extending from a front surface to a back surface of the silicon-based multifunction substrate and at least one buried oxide layer laterally arranged between the bulk silicon regions. The buried oxide layer is covered by a structured silicon layer extending up to the front surface. The structured silicon layer comprises, laterally arranged between the bulk silicon regions, at least two silicon-on-insulator regions, herein SOI regions, with different thicknesses above the buried oxide layer. The SOI regions of the structured silicon layer are electrically insulated from each other by a respective first trench isolation extending from the front surface to the buried oxide layer.
SEMICONDUCTOR ON INSULATOR HAVING A SEMICONDUCTOR LAYER WITH DIFFERENT THICKNESSES
Various embodiments of the present disclosure are directed towards an integrated chip. The integrated chip comprises a semiconductor substrate. A semiconductor layer is disposed over the semiconductor substrate. An insulating structure is buried between the semiconductor substrate and the semiconductor layer. The insulating structure has a first region and a second region. The insulating structure has a first thickness in the first region of the insulating structure, and the insulating structure has a second thickness different than the first thickness in the second region of the insulating structure.
Isolated semiconductor layer stacks for a semiconductor device
In one aspect, a method of forming a semiconducting device can comprise forming, on a substrate surface, a stack comprising semiconductor material sheets and a bottom semiconductor nanosheet; forming a trench through the stack vertically down through the bottom semiconductor nanosheet, thereby separating the stack into two substacks; selectively removing the bottom semiconductor nanosheet, thereby forming a bottom space extending under the substacks; and filling the bottom space and the trench with a dielectric material to provide a bottom isolation and formation of a dielectric wall between the substacks.
3DIC STRUCTURE FOR HIGH VOLTAGE DEVICE ON A SOI SUBSTRATE
In some embodiments, the present disclosure relates to a device that includes a silicon-on-insulator (SOI) substrate. A first semiconductor device is disposed on a frontside of the SOI substrate. An interconnect structure is arranged over the frontside of the SOI substrate and coupled to the first semiconductor device. A shallow trench isolation (STI) structure is arranged within the frontside of the SOI substrate and surrounds the first semiconductor device. First and second deep trench isolation (DTI) structures extend from the STI structure to an insulator layer of the SOI substrate. Portions of the first and second DTI structures are spaced apart from one another by an active layer of the SOI substrate. A backside through substrate via (BTSV) extends completely through the SOI substrate from a backside to the frontside of the SOI substrate. The BTSV is arranged directly between the first and second DTI structures.
Methods of semiconductor device processing
According to an aspect of the disclosed technology, there is provided a method comprising: providing a substrate, the substrate supporting an STI-layer and a set of fin structures, each fin structure comprising an upper portion protruding above the STI-layer, forming a spacer layer over the upper portions of the set of fin structures and the STI-layer, forming a sacrificial layer over the spacer layer, the sacrificial layer at least partially embedding the upper portions of the fin structures, partially etching back the sacrificial layer to expose spacer layer portions above upper surfaces of the upper portions of the set of fin structures, and etching the spacer layer and exposing at least the upper surfaces of the upper portions of the set of fin structures, while the sacrificial layer at least partially masks spacer layer portions above the STI-layer.
Method for forming a semiconductor-on-insulator (SOI) substrate
Various embodiments of the present application are directed towards a method for forming a semiconductor-on-insulator (SOI) substrate with a thick device layer and a thick insulator layer. In some embodiments, the method includes forming an insulator layer covering a handle substrate, and epitaxially forming a device layer on a sacrificial substrate. The sacrificial substrate is bonded to a handle substrate, such that the device layer and the insulator layer are between the sacrificial and handle substrates, and the sacrificial substrate is removed. The removal includes performing an etch into the sacrificial substrate until the device layer is reached. Because the device layer is formed by epitaxy and transferred to the handle substrate, the device layer may be formed with a large thickness. Further, because the epitaxy is not affected by the thickness of the insulator layer, the insulator layer may be formed with a large thickness.
Microelectronic devices including conductive structures, and related methods
A microelectronic device comprises pillar structures extending vertically through an isolation material, conductive lines electrically coupled to the pillar structures, contact structures between the pillar structures and the conductive lines, and interconnect structures between the conductive lines and the contact structures. The conductive lines comprise one or more of titanium, ruthenium, aluminum, and molybdenum. The interconnect structures comprise a material composition that is different than one or more of a material composition of the contact structures and a material composition of the conductive lines. Related memory devices, electronic systems, and methods are also described.
SEMICONDUCTOR DEVICE
A semiconductor device includes a semiconductor layer, an element isolation portion that is formed at the semiconductor layer and that defines an element region in the semiconductor layer, and a first contact that is formed in a linear shape along the element isolation portion in a plan view and that is electrically connected to the element isolation portion. The semiconductor device further includes a semiconductor substrate supporting the semiconductor layer and a buried layer formed so as to be contiguous to the semiconductor layer, and the element isolation portion may reach the semiconductor substrate through the buried layer from a front surface of the semiconductor layer.
METHOD FOR MANUFACTURING AN INTEGRATED CIRCUIT
A method for manufacturing an integrated circuit, includes providing a stack including a substrate and a dielectric layer disposed on the substrate, the substrate being formed from a semiconductor material having a resistivity greater than or equal to 500 Ω.cm, etching trenches extending through the dielectric layer and opening onto the substrate; etching the substrate isotropically and selectively with respect to the dielectric layer to form first cavities in the substrate; depositing a mobile electrical charge-trapping layer on the walls of the first cavities and on the side walls of the trenches so as to fill in the trenches in the dielectric layer, thus closing the first cavities in the substrate; and forming passive components vertically with respect to the first cavities.
Integrated structure and manufacturing method thereof
A method for fabricating an integrated structure, using a fabrication system having a CMOS line and a photonics line, includes the steps of: in the photonics line, fabricating a first photonics component in a silicon wafer; transferring the wafer from the photonics line to the CMOS line; and in the CMOS line, fabricating a CMOS component in the silicon wafer. Additionally, a monolithic integrated structure includes a silicon wafer with a waveguide and a CMOS component formed therein, wherein the waveguide structure includes a ridge extending away from the upper surface of the silicon wafer. A monolithic integrated structure is also provided which has a photonics component and a CMOS component formed therein, the photonics component including a waveguide having a width of 0.5 μm to 13 μm.