H01L2224/48228

INTEGRATED CIRCUIT PACKAGE WITH WARPAGE CONTROL USING CAVITY FORMED IN LAMINATED SUBSTRATE BELOW THE INTEGRATED CIRCUIT DIE
20230046645 · 2023-02-16 · ·

A support substrate includes an insulating core layer, an electrically conductive layer over the insulating core layer and a solder mask layer over the electrically conductive layer. A back side of an integrated circuit chip is mounted to an upper surface of the support substrate at a die attach location. The upper surface of the support substrate includes a cavity located within the die attach location, where the cavity extends under the back side of the integrated circuit chip. The cavity is defined by an area where the solder mask layer and at least a portion of the electrically conductive layer have been removed. Bonding wires connect connection pads on a front side of the integrated circuit chip to connection pad on the upper surface of the support substrate.

Semiconductor packages and methods of forming the semiconductor packages
11557523 · 2023-01-17 · ·

A package substrate of a semiconductor package includes conductive lines of a first layer disposed on a first surface of a base layer and conductive lines of a second layer disposed on a second surface of the base layer. An opening hole located between a first remaining portion and a second remaining portion to separate the first and second remaining portions from each other. The first remaining portion is electrically connected to a first conductive line among the conductive lines of the second layer, and the second remaining portion is electrically connected to a second conductive line among the conductive lines of the second layer.

SEMICONDUCTOR PACKAGE STRUCTURE AND METHOD FOR MANUFACTURING THE SAME

The present disclosure provides an electronic package. The electronic package includes a substrate, a first electronic component, an encapsulant, and a shielding layer. The substrate has a first upper surface, a second upper surface, and a first lateral surface extending between the first upper surface and the second upper surface. The first electronic component is disposed on the substrate. The encapsulant coves the first electronic component and the first lateral surface of the substrate. The shielding layer covers the encapsulant. The shielding layer is spaced apart from the first lateral surface of the substrate.

INTEGRATED CIRCUIT PACKAGE HAVING WIREBONDED MULTI-DIE STACK
20230023328 · 2023-01-26 ·

Embodiments of the present disclosure are directed towards an integrated circuit (IC) package including a first die at least partially embedded in a first encapsulation layer and a second die at least partially embedded in a second encapsulation layer. The first die may have a first plurality of die-level interconnect structures disposed at a first side of the first encapsulation layer. The IC package may also include a plurality of electrical routing features at least partially embedded in the first encapsulation layer and configured to route electrical signals between a first and second side of the first encapsulation layer. The second side may be disposed opposite to the first side. The second die may have a second plurality of die-level interconnect structures that may be electrically coupled with at least a subset of the plurality of electrical routing features by bonding wires.

SENSOR PACKAGE STRUCTURE
20230238411 · 2023-07-27 ·

A sensor package structure is provided and includes a substrate, a sensor chip, a ring-shaped supporting layer, and a light-permeable sheet. The sensor chip is disposed on and electrically coupled to the substrate. The ring-shaped supporting layer is disposed on the sensor chip and surrounds a sensing region of the sensor chip. The light-permeable sheet has a ring-shaped notch recessed in a peripheral edge of an inner surface of the light-permeable sheet, and a depth of the ring-shaped notch with respect to the inner surface is at least 10 tim. The light-permeable sheet is disposed on the ring-shaped supporting layer through the ring-shaped notch, and the inner surface is not in contact with the ring-shaped supporting layer, so that the inner surface of the light-permeable sheet, an inner side of the ring-shaped supporting layer, and the top surface of the sensor chip jointly define an enclosed space.

PRINTED CIRCUIT BOARD AND SEMICONDUCTOR PACKAGE USING THE SAME
20230027559 · 2023-01-26 · ·

A printed circuit board includes: a substrate structure having a first surface including a chip mounting region on which a semiconductor chip is mounted and a second surface opposite to the first surface, the second surface having a rectangular shape having first to fourth edges and first to fourth corners formed by the first to fourth edges, and pad patterns on the second surface of the substrate structure, wherein the second surface includes a first region including a region corresponding to the chip mounting region and in contact with the first to fourth edges, respectively, and second regions adjacent to the first to fourth corners, respectively and spaced apart from each other by the first region, wherein the pad patterns include first pad patterns in the first region and surface-treated with a nickel/gold (Ni/Au) layer, and second pad patterns in the second regions and surface-treated with an organic solderability preservative.

SEMICONDUCTOR DEVICE AND SEMICONDUCTOR DEVICE MANUFACTURING METHOD
20230022159 · 2023-01-26 · ·

A semiconductor device includes: a substrate on which wiring is formed; a first semiconductor element flip-chip bonded to the substrate; a second semiconductor element provided on the first semiconductor element; a first resin provided in at least part of a region between the first semiconductor element and the substrate; a second resin provided in at least part of a region between the second semiconductor element and the substrate; and a member having a thermal conductivity higher than a thermal conductivity of the first resin and a thermal conductivity of the second resin, provided between the first resin and the second resin, having a part overlapping with an upper surface of the first semiconductor element, and having another part overlapping with a first wiring part as part of the wiring in a top view.

Semiconductor storage device
11705431 · 2023-07-18 · ·

A semiconductor storage device according to an embodiment includes a substrate, a first semiconductor chip, and a second semiconductor chip. The first semiconductor chip includes a first surface contacting with the substrate, a second surface on an opposite side to the first surface, and a first pad provided on the second surface. The second semiconductor chip includes a third surface contacting with the second surface, a fourth surface on an opposite side to the third surface, and a cutout portion. The cutout portion is provided at a corner portion where the third surface crosses a lateral surface between the third surface and the fourth surface. The cutout portion overlaps with at least a part of the first pad as viewed from above the fourth surface.

SEMICONDUCTOR PACKAGE
20230017908 · 2023-01-19 ·

A semiconductor package includes: a substrate structure having a first surface and an opposite second surface; a semiconductor chip on the first surface; and a connection bump on the second surface. The substrate structure includes: interconnection patterns disposed at different levels relative to the second surface; connection vias connecting the interconnection patterns; and a passivation layer covering a portion of the interconnection patterns and having an opening. The interconnection patterns include a first pattern and a second pattern, wherein the first pattern and the second pattern are adjacent to the second surface, and wherein a side surface of the first pattern faces a side surface of the second pattern. The second pattern includes a pad pattern and a metal layer in contact with the pad pattern and the connection bump. The first pattern has a first thickness and the second pattern has a pad thickness that is greater than the first thickness.

INTEGRATED CIRCUIT DIE PAD CAVITY
20230016577 · 2023-01-19 ·

An integrated circuit and method of making an integrated circuit is provided. The integrated circuit includes an electrically conductive pad having a generally planar top surface that includes a cavity having a bottom surface and sidewalls extending from the bottom surface of the cavity to the top surface of the pad. An electronic device is attached to the top surface of the electrically conductive pad. A wire bond is attached from the electronic device to the bottom surface of the cavity. A molding compound encapsulates the electronic device.